SPRUHM8K December 2013 – May 2024 TMS320F28374D , TMS320F28375D , TMS320F28376D , TMS320F28377D , TMS320F28377D-EP , TMS320F28377D-Q1 , TMS320F28378D , TMS320F28379D , TMS320F28379D-Q1
This section details the boot status bit field definitions for CPU2. When the specific bit field is set, the described event or action has occurred. These status bits can be read from the C2TOC1BOOTSTS register.
Description | Address |
---|---|
CPU2 Boot ROM Status | 0x0000 0002 |
Bit | Description |
---|---|
31 | CPU2 Boot ROM has finished running |
30 | Boot ROM detected a missing clock NMI |
29 | Boot ROM detected a RAM bit error NMI |
28 | Boot ROM detected a Flash bit error NMI |
27 | Boot ROM detected CPU1 HWBIST error NMI |
26 | Boot ROM detected CPU2 HWBIST error NMI |
25 | Boot ROM detected PIE vector error NMI |
22 | Boot ROM detected CPU2 watchdog reset |
21 | Boot ROM detected CPU2 NMI watchdog reset |
20 | Boot ROM detected OVF NMI |
19 | Boot ROM detected a PIE mismatch |
18 | Boot ROM detected CPU1 to CPU2 branch |
17 | Boot ROM detected an ITRAP |
11 | Boot ROM handled all the resets |
10 | DCSM initialization has completed |
9 | Flash boot has started |
8 | CPU2 Boot ROM has started running |
3-0 | 0 – Invalid Status. CPU2 hasn’t set a valid status yet |
1 – CPU2 Boot ROM has started running | |
2 – CPU2 Boot ROM has completed and is ready for IPC commands | |
3 – CPU2 ACKs the boot command in C1TOC2BOOTMODE register | |
4 – CPU2 doesn’t support the command in C1TOC2BOOTMODE register | |
5 – CPU2 NAKs the boot command in C1TOC2BOOTMODE register |