SPRUHX5I August 2014 – May 2024 TMS320F28374S , TMS320F28375S , TMS320F28375S-Q1 , TMS320F28376S , TMS320F28377S , TMS320F28377S-Q1 , TMS320F28378S , TMS320F28379S
This section explains the actions boot ROM performs upon reset after checking the reset cause.
Reset Source | CPU Boot ROM Action |
---|---|
POR | 1. Adjust clock divider to /1 |
2. Device configuration | |
3. RAM initialization | |
4. Continue default boot flow | |
XRS | 1. Adjust clock divider to /1 |
2. Device configuration | |
3. RAM initialization | |
4. Continue default boot flow | |
HWBIST | Branch to application code |
Hibernate | 1. Adjust clock divider to /1 |
2. Device configuration | |
3. RAM initialization (Either all RAMS except for M0M1 or all RAMS) | |
4. Continue default boot flow | |
WDRS | 1. Adjust clock divider to /1 |
2. Device configuration | |
3. RAM initialization | |
4. Continue default boot flow | |
NMIWDRS | 1. Adjust clock divider to /1 |
2. Device configuration | |
3. RAM initialization | |
4. Continue default boot flow | |
Debugger | 1. Clear boot stack |
2. Continue default boot flow | |
SCCRESET | 1. Clear boot stack |
2. Continue default boot flow |