SPRUHX5I August 2014 – May 2024 TMS320F28374S , TMS320F28375S , TMS320F28375S-Q1 , TMS320F28376S , TMS320F28377S , TMS320F28377S-Q1 , TMS320F28378S , TMS320F28379S
The EMIF automatically performs an SDRAM initialization sequence, regardless of whether the EMIF is interfaced to an SDRAM device, when either of the following two events occur:
An SDRAM initialization sequence consists of the following steps:
EM1A[9:7] | EM1A[6:4] | EM1A[3] | EM1A[2:0] |
---|---|---|---|
0 (Write bursts are of the programmed burst length in EM1A[2:0]) | These bits control the CAS latency of the SDRAM and
are set according to CL field in the SDRAM configuration register
(SDRAM_CR) as follows:
|
0 (Sequential Burst Type. Interleaved Burst Type not supported) | These bits control the burst length of the SDRAM and
are set according to the NM field in the SDRAM configuration
register (SDRAM_CR) as follows:
|