SPRUHX5I August 2014 – May 2024 TMS320F28374S , TMS320F28375S , TMS320F28375S-Q1 , TMS320F28376S , TMS320F28377S , TMS320F28377S-Q1 , TMS320F28378S , TMS320F28379S
The architecture of this device allows for common peripherals to be accessed by different masters. A peripheral can be accessed by the CPU and one of the secondary masters (DMA or CLA1). The secondary master is selected using the SECMSEL register. Refer to the SECMSEL register definition for more details. If a secondary master is not selected, all writes from that master are ignored and all reads return 0x0.
Refer to Section 5.5 for more details on the arbitration scheme for all masters.