SPRUHX5I August 2014 – May 2024 TMS320F28374S , TMS320F28375S , TMS320F28375S-Q1 , TMS320F28376S , TMS320F28377S , TMS320F28377S-Q1 , TMS320F28378S , TMS320F28379S
Each CLB output signal passes through an external multiplexer that intersects a specific peripheral signal, see Figure 25-8. The output of the multiplexer is connected to the destination of the original peripheral signal and the default multiplexer setting is that the peripheral signal is passed through. The multiplexer is controlled by bit[n] in the CLB output enable register CLB_OUT_EN.
For example, if the CLB1 OUT0 must override the EPWM1A signal, the OUPTUT ENABLE bit for OUT0 must be set to 1.
Table 25-3 shows the allocation of peripheral signals and the CLB outputs.
CLB Output | CLB OUTLUT | CLB1 Destination | CLB2 Destination | CLB3 Destination | CLB4 Destination |
---|---|---|---|---|---|
0 | OUTLUT0 | EPWM1A | EPWM2A | EPWM3A | EPWM4A |
1 | OUTLUT1 | EPWM1A_OE | EPWM2A_OE | EPWM3A_OE | EPWM4A_OE |
2 | OUTLUT2 | EPWM1B | EPWM2B | EPWM3B | EPWM4B |
3 | OUTLUT3 | EPWM1B_OE | EPWM2B_OE | EPWM3B_OE | EPWM4B_OE |
4 | OUTLUT4 | EPWM1A_AQ | EPWM2A_AQ | EPWM3A_AQ | EPWM4A_AQ |
5 | OUTLUT5 | EPWM1B_AQ | EPWM2B_AQ | EPWM3B_AQ | EPWM4B_AQ |
6 | OUTLUT6 | EPWM1A_DB | EPWM2A_DB | EPWM3A_DB | EPWM4A_DB |
7 | OUTLUT7 | EPWM1B_DB | EPWM2B_DB | EPWM3B_DB | EPWM4B_DB |
8 | OUTLUT0 | EQEP1_QCLK | EQEP2_QCLK | EQEP3_QCLK | Reserved |
9 | OUTLUT1 | EQEP1_QDIR | EQEP2_QDIR | EQEP3_QDIR | Reserved |
10 | OUTLUT2 | Reserved | Reserved | Reserved | Reserved |
11 | OUTLUT3 | Reserved | Reserved | Reserved | Reserved |
12 | OUTLUT4 | XBARs | XBARs | XBARs | XBARs |
13 | OUTLUT5 | XBARs | XBARs | XBARs | XBARs |
14 | OUTLUT6 | ECAP1_OUT | ECAP2_OUT | ECAP3_OUT | ECAP4_OUT |
15 | OUTLUT7 | ECAP1_OUT_EN | ECAP2_OUT_EN | ECAP3_OUT_EN | ECAP4_OUT_EN |