SPRUHX5I August 2014 – May 2024 TMS320F28374S , TMS320F28375S , TMS320F28375S-Q1 , TMS320F28376S , TMS320F28377S , TMS320F28377S-Q1 , TMS320F28378S , TMS320F28379S
On this device, uPP only supports an 8-bit interface; hence, no data packing is performed. In this case, make the appropriate connection externally, if needed. For example, if a 4-bit ADC is used, then tie the upper 4-bits of the uPP data inputs to 0 or 1, as needed. If external FPGA is connected, then make sure that 8-bit data (or appropriate tie-offs) is driven out from the FPGA. By default, uPP supports little-endian data format but to support the data format of one of the TI devices (CC1260), a configuration bit is provided to select 16-bit big-endian mode also.
Figure 23-15 and Figure 23-16 describe how data goes out and comes in based on these modes.