SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
The PMFW sees the device split into voltage domains, power domains, and clock domains. Table 3-27 provides the device-level view with module association to the clock, power, and voltage domains.
Voltage Domain | Power Domain | Clock Domain | Module |
---|---|---|---|
VD_CORE | PD_WKUPAON | CD_WKUPAON | CTRL_MODULE_WKUP |
L4_WKUP interconnect | |||
GPIO1 | |||
TIMER1 | |||
TIMER12 | |||
WD_TIMER2 | |||
PRCM_MPU | |||
COUNTER_32K | |||
KBD | |||
DCAN1 | |||
UART10 | |||
N/A (the PRCM module) | PRM | ||
PD_COREAON | CD_COREAON | CM_CORE_AON | |
APLL_PCIE | |||
WUGEN_DMA_SYSTEM | |||
N/A | DPLL_ABE, DPLLCTRL_ABE | ||
DPLL_CORE, DPLLCTRL_CORE | |||
DPLL_PER, DPLLCTRL_PER | |||
DPLL_GPU, DPLLCTRL_GPU | |||
DPLL_IVA, DPLLCTRL_IVA | |||
DPLL_GMAC, DPLLCTRL_GMAC | |||
DPLL_DDR, DPLLCTRL_DDR | |||
DPLL_PCIE_REF | |||
DPLL_SATA, DPLLCTRL_SATA | |||
DPLL_USB, DPLL_USB_OTG_SS, DPLLCTRL_USB, DPLLCTRL_USB_OTG_SS | |||
DPLL_HDMI, DPLLCTRL_HDMI | |||
DPLL_VIDEO1, DPLLCTRL_VIDEO1 | |||
DPLL_VIDEO2, DPLLCTRL_VIDEO2 | |||
DPLL_DSP, DPLLCTRL_DSP | |||
DPLL_EVE, DPLLCTRL_EVE | |||
WUGEN_IPU | |||
CD_IPU | McASP1 | ||
TIMER5 | |||
TIMER6 | |||
TIMER7 | |||
TIMER8 | |||
UART6 | |||
I2C5 | |||
CD_EMU | DEBUGSS, DPLL_DEBUG, DPLLCTRL_DEBUG, MPU_EMU_DEBUG | ||
CD_L4_PER1 | TIMER10 | ||
TIMER11 | |||
TIMER2 | |||
TIMER3 | |||
TIMER4 | |||
TIMER9 | |||
ELM | |||
GPIO2 | |||
GPIO3 | |||
GPIO4 | |||
GPIO5 | |||
GPIO6 | |||
GPIO7 | |||
GPIO8 | |||
HDQ1W | |||
I2C1 | |||
I2C2 | |||
I2C3 | |||
I2C4 | |||
L4_PER1 interconnect | |||
McSPI1 | |||
McSPI2 | |||
McSPI3 | |||
McSPI4 | |||
MMC3 | |||
MMC4 | |||
UART1 | |||
UART2 | |||
UART3 | |||
UART4 | |||
UART5 | |||
CD_L4PER2 | L4_PER2 interconnect | ||
McASP2 | |||
McASP3 | |||
McASP4 | |||
McASP5 | |||
McASP6 | |||
McASP7 | |||
McASP8 | |||
DCAN2 | |||
QSPI | |||
PWMSS1 | |||
PWMSS2 | |||
PWMSS3 | |||
UART7 | |||
UART8 | |||
UART9 | |||
CD_L4PER3 | L4_PER3 interconnect | ||
TIMER13 | |||
TIMER14 | |||
TIMER15 | |||
TIMER16 | |||
CD_L4SEC | AES1 | ||
AES2 | |||
SHA2MD5_1 | |||
SHA2MD5_2 | |||
RNG | |||
DMA_CRYPTO | |||
DES3DES | |||
FPKA | |||
CD_L4_CFG | CTRL_MODULE_CORE | ||
SPINLOCK | |||
L4_CFG interconnect | |||
MAILBOX1, MAILBOX2, MAILBOX3, MAILBOX4, | |||
MAILBOX5, MAILBOX6, MAILBOX7, MAILBOX8, | |||
MAILBOX9, MAILBOX10, MAILBOX11, MAILBOX12, | |||
MAILBOX13 | |||
OCP2SCP2 | |||
CD_EMIF | DMM | ||
EMIF1 | |||
EMIF2 | |||
EMIF_OCP_FW | |||
DLL (EMIFDLL1, EMIFDLL2) | |||
EMIF_PHY1, EMIF_PHY2 | |||
CD_L3_MAIN1 | L3_MAIN_1 interconnect | ||
GPMC | |||
OCMC_RAM1 | |||
OCMC_RAM2 | |||
OCMC_RAM3 | |||
MMU1 | |||
MMU2 | |||
VCP1 | |||
VCP2 | |||
EDMA_TC0, EDMA_TC1, EDMA_TPCC | |||
CD_ATL | ATL | ||
CD_DMA | DMA_SYSTEM | ||
CD_L3_INSTR | OCP_WP_NOC | ||
L3_INSTR interconnect | |||
L3_MAIN_2 interconnect | |||
CTRL_MODULE_BANDGAP | |||
DLL_AGING | |||
CD_L3INIT | MMC1 | ||
MMC2 | |||
OCP2SCP1 | |||
OCP2SCP3 | |||
IEEE1500_2_OCP | |||
MLB | |||
CD_GMAC | GMAC | ||
PD_CAM | CD_CAM | VIP1 | |
VIP2 | |||
VIP3 | |||
PD_CORE | CD_IPU2 | IPU2 | |
PD_IPU | CD_IPU1 | IPU1 | |
PD_DSS | CD_DSS | BB2D, DSS, HDMI, HDMI_PHY | |
PD_CUSTEFUSE | CD_CUSTEFUSE | EFUSE_CTRL_CUST | |
PD_L3INIT | CD_L3INIT | USB1 | |
USB2 | |||
USB3, USB3_PHY, USB3_PHY_RX, USB3_PHY_TX, USB2PHY1, USB2PHY2 | |||
USB4 | |||
SATA, SATA_PHY_RX, SATA_PHY_TX | |||
CD_PCIE | PCIe_SS1, PCIe_SS2 | ||
PD_VPE | CD_VPE | VPE | |
VD_MPU | PD_MPU | CD_MPU | CPU0, CPU1 |
PD_MPUAON | CD_MPUAON | MPU_L2CACHE | |
N/A | DPLL_MPU, DPLLCTRL_MPU, INTC_MPU | ||
VD_IVAHD | PD_IVA | CD_IVA | IVAHD |
SL2 | |||
VD_DSPEVE | PD_DSP1 | CD_DSP1 | DSP1 |
PD_DSP2 | CD_DSP2 | DSP2 | |
PD_EVE1 | CD_EVE1 | EVE1 | |
PD_EVE2 | CD_EVE2 | EVE2 | |
PD_MMAON | N/A (not clocked by PRCM) | DSP SYS Wakeup Logic | |
VD_GPU | PD_GPU | CD_GPU | GPU |
VD_RTC | PD_RTC | CD_RTC | RTC_SS |