SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Table 3-399 lists the power mode controls for the power domain.
Parameter Name | Memory Bank | Control Bit Field | Access Type |
---|---|---|---|
Power Domain – Low-Power State Change Control | PM_CAM_PWRSTCTRL[4] LOWPOWERSTATECHANGE | Read/write | |
Memory Area – State Control (Logic in ON state) | VIP_BANK | PM_CAM_PWRSTCTRL[17:16] VIP_BANK_ONSTATE | Read only |
Power Domain – State Transition Control | PM_CAM_PWRSTCTRL[1:0] POWERSTATE | Read/write |
Table 3-400 lists the status of the power modes for the power domain.
Parameter Name | Memory Bank | Status Bit Field |
---|---|---|
Memory Area – State Status | VIP_BANK | PM_CAM_PWRSTST[5:4] VIP_BANK_STATEST |
Power Domain – Last Power State Entered Status | PM_CAM_PWRSTST[25:24] LASTPOWERSTATEENTERED | |
Power Domain – State Transition Status | PM_CAM_PWRSTST[20] INTRANSITION | |
Logic Area – State Status | PM_CAM_PWRSTST[2] LOGICSTATEST | |
Power Domain – State Status | PM_CAM_PWRSTST[1:0] POWERSTATEST |