SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Figure 24-34 shows HDQ1W integration in the device.
Table 24-61 through Table 24-63 summarize the integration of the module in the device.
Module Instance | Attributes | ||
Power Domain | Wake-Up Capability | Interconnect | |
HDQ1W | PD_COREAON | No | L4_PER1 |
Clocks | ||||
Module Instance | Destination Signal Name | Source Signal Name | Source | Description |
HDQ1W | HDQ1W_ICLK | L4PER_L3_GICLK | PRCM | Interface clock |
HDQ1W_FCLK | PER_12M_GFCLK | PRCM | Functional clock | |
Resets | ||||
Module Instance | Destination Signal Name | Source Signal Name | Source | Description |
HDQ1W | HDQ1W_RESET | L4PER_RST | PRCM | HDQ1W reset signal |
Interrupt Requests | ||||
Module Instance | Source Signal Name | Destination IRQ_CROSSBAR Input | Default Mapping | Description |
HDQ1W | HDQ1W_IRQ | IRQ_CROSSBAR_53 | MPU_IRQ_58 | HDQ1W interrupt request |
DSP1_IRQ_84 | ||||
DSP2_IRQ_84 |
The “Default Mapping” column in Table 24-63, HDQ1W Hardware Requests shows the default mapping of module IRQ source signals. These IRQ source signals can also be mapped to other lines of each device Interrupt controller through the IRQ_CROSSBAR module.
For more information about the IRQ_CROSSBAR module, see IRQ_CROSSBAR Module Functional Description, in Control Module.
For more information about the device interrupt controllers, see Interrupt Controllers.