SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Register Name | Type | Register Width (Bits) | Address Offset | CM_CORE_AON__CKGEN Physical Address L4_CFG Interconnect |
---|---|---|---|---|
CM_CLKSEL_CORE | RW | 32 | 0x0000 0000 | 0x4A00 5100 |
CM_CLKSEL_ABE | RW | 32 | 0x0000 0008 | 0x4A00 5108 |
CM_DLL_CTRL | RW | 32 | 0x0000 0010 | 0x4A00 5110 |
CM_CLKMODE_DPLL_CORE | RW | 32 | 0x0000 0020 | 0x4A00 5120 |
CM_IDLEST_DPLL_CORE | R | 32 | 0x0000 0024 | 0x4A00 5124 |
CM_AUTOIDLE_DPLL_CORE | RW | 32 | 0x0000 0028 | 0x4A00 5128 |
CM_CLKSEL_DPLL_CORE | RW | 32 | 0x0000 002C | 0x4A00 512C |
CM_DIV_M2_DPLL_CORE | RW | 32 | 0x0000 0030 | 0x4A00 5130 |
RESERVED | RW | 32 | 0x0000 0034 | 0x4A00 5134 |
RESERVED | RW | 32 | 0x0000 0038 | 0x4A00 5138 |
CM_DIV_H12_DPLL_CORE | RW | 32 | 0x0000 003C | 0x4A00 513C |
CM_DIV_H13_DPLL_CORE | RW | 32 | 0x0000 0040 | 0x4A00 5140 |
CM_DIV_H14_DPLL_CORE | RW | 32 | 0x0000 0044 | 0x4A00 5144 |
RESERVED | R | 32 | 0x0000 0048 | 0x4A00 5148 |
RESERVED | R | 32 | 0x0000 004C | 0x4A00 514C |
RESERVED | RW | 32 | 0x0000 0050 | 0x4A00 5150 |
CM_DIV_H22_DPLL_CORE | RW | 32 | 0x0000 0054 | 0x4A00 5154 |
CM_DIV_H23_DPLL_CORE | RW | 32 | 0x0000 0058 | 0x4A00 5158 |
CM_DIV_H24_DPLL_CORE | RW | 32 | 0x0000 005C | 0x4A00 515C |
CM_CLKMODE_DPLL_MPU | RW | 32 | 0x0000 0060 | 0x4A00 5160 |
CM_IDLEST_DPLL_MPU | R | 32 | 0x0000 0064 | 0x4A00 5164 |
CM_AUTOIDLE_DPLL_MPU | RW | 32 | 0x0000 0068 | 0x4A00 5168 |
CM_CLKSEL_DPLL_MPU | RW | 32 | 0x0000 006C | 0x4A00 516C |
CM_DIV_M2_DPLL_MPU | RW | 32 | 0x0000 0070 | 0x4A00 5170 |
RESERVED | R | 32 | 0x0000 0088 | 0x4A00 5188 |
RESERVED | R | 32 | 0x0000 008C | 0x4A00 518C |
CM_BYPCLK_DPLL_MPU | RW | 32 | 0x0000 009C | 0x4A00 519C |
CM_CLKMODE_DPLL_IVA | RW | 32 | 0x0000 00A0 | 0x4A00 51A0 |
CM_IDLEST_DPLL_IVA | R | 32 | 0x0000 00A4 | 0x4A00 51A4 |
CM_AUTOIDLE_DPLL_IVA | RW | 32 | 0x0000 00A8 | 0x4A00 51A8 |
CM_CLKSEL_DPLL_IVA | RW | 32 | 0x0000 00AC | 0x4A00 51AC |
CM_DIV_M2_DPLL_IVA | RW | 32 | 0x0000 00B0 | 0x4A00 51B0 |
RESERVED | RW | 32 | 0x0000 00B4 | 0x4A00 51B4 |
RESERVED | R | 32 | 0x0000 00C8 | 0x4A00 51C8 |
RESERVED | R | 32 | 0x0000 00CC | 0x4A00 51CC |
CM_BYPCLK_DPLL_IVA | RW | 32 | 0x0000 00DC | 0x4A00 51DC |
CM_CLKMODE_DPLL_ABE | RW | 32 | 0x0000 00E0 | 0x4A00 51E0 |
CM_IDLEST_DPLL_ABE | R | 32 | 0x0000 00E4 | 0x4A00 51E4 |
CM_AUTOIDLE_DPLL_ABE | RW | 32 | 0x0000 00E8 | 0x4A00 51E8 |
CM_CLKSEL_DPLL_ABE | RW | 32 | 0x0000 00EC | 0x4A00 51EC |
CM_DIV_M2_DPLL_ABE | RW | 32 | 0x0000 00F0 | 0x4A00 51F0 |
CM_DIV_M3_DPLL_ABE | RW | 32 | 0x0000 00F4 | 0x4A00 51F4 |
RESERVED | R | 32 | 0x0000 0108 | 0x4A00 5208 |
RESERVED | R | 32 | 0x0000 010C | 0x4A00 520C |
CM_CLKMODE_DPLL_DDR | RW | 32 | 0x0000 0110 | 0x4A00 5210 |
CM_IDLEST_DPLL_DDR | R | 32 | 0x0000 0114 | 0x4A00 5214 |
CM_AUTOIDLE_DPLL_DDR | RW | 32 | 0x0000 0118 | 0x4A00 5218 |
CM_CLKSEL_DPLL_DDR | RW | 32 | 0x0000 011C | 0x4A00 521C |
CM_DIV_M2_DPLL_DDR | RW | 32 | 0x0000 0120 | 0x4A00 5220 |
RESERVED | RW | 32 | 0x0000 0124 | 0x4A00 5224 |
CM_DIV_H11_DPLL_DDR | RW | 32 | 0x0000 0128 | 0x4A00 5228 |
RESERVED | R | 32 | 0x0000 012C | 0x4A00 522C |
RESERVED | R | 32 | 0x0000 0130 | 0x4A00 5230 |
CM_CLKMODE_DPLL_DSP | RW | 32 | 0x0000 0134 | 0x4A00 5234 |
CM_IDLEST_DPLL_DSP | R | 32 | 0x0000 0138 | 0x4A00 5238 |
CM_AUTOIDLE_DPLL_DSP | RW | 32 | 0x0000 013C | 0x4A00 523C |
CM_CLKSEL_DPLL_DSP | RW | 32 | 0x0000 0140 | 0x4A00 5240 |
CM_DIV_M2_DPLL_DSP | RW | 32 | 0x0000 0144 | 0x4A00 5244 |
CM_DIV_M3_DPLL_DSP | RW | 32 | 0x0000 0148 | 0x4A00 5248 |
RESERVED | R | 32 | 0x0000 014C | 0x4A00 524C |
RESERVED | R | 32 | 0x0000 0150 | 0x4A00 5250 |
CM_BYPCLK_DPLL_DSP | RW | 32 | 0x0000 0154 | 0x4A00 5254 |
CM_SHADOW_FREQ_CONFIG1 | RW | 32 | 0x0000 0160 | 0x4A00 5260 |
CM_SHADOW_FREQ_CONFIG2 | RW | 32 | 0x0000 0164 | 0x4A00 5264 |
CM_DYN_DEP_PRESCAL | RW | 32 | 0x0000 0170 | 0x4A00 5270 |
RESERVED | R | 32 | 0x0000 0180 | 0x4A00 5280 |
CM_CLKMODE_DPLL_EVE | RW | 32 | 0x0000 0184 | 0x4A00 5284 |
CM_IDLEST_DPLL_EVE | R | 32 | 0x0000 0188 | 0x4A00 5288 |
CM_AUTOIDLE_DPLL_EVE | RW | 32 | 0x0000 018C | 0x4A00 528C |
CM_CLKSEL_DPLL_EVE | RW | 32 | 0x0000 0190 | 0x4A00 5290 |
CM_DIV_M2_DPLL_EVE | RW | 32 | 0x0000 0194 | 0x4A00 5294 |
RESERVED | R | 32 | 0x0000 0198 | 0x4A00 5298 |
RESERVED | R | 32 | 0x0000 019C | 0x4A00 529C |
RESERVED | R | 32 | 0x0000 01A0 | 0x4A00 52A0 |
CM_BYPCLK_DPLL_EVE | RW | 32 | 0x0000 01A4 | 0x4A00 52A4 |
CM_CLKMODE_DPLL_GMAC | RW | 32 | 0x0000 01A8 | 0x4A00 52A8 |
CM_IDLEST_DPLL_GMAC | R | 32 | 0x0000 01AC | 0x4A00 52AC |
CM_AUTOIDLE_DPLL_GMAC | RW | 32 | 0x0000 01B0 | 0x4A00 52B0 |
CM_CLKSEL_DPLL_GMAC | RW | 32 | 0x0000 01B4 | 0x4A00 52B4 |
CM_DIV_M2_DPLL_GMAC | RW | 32 | 0x0000 01B8 | 0x4A00 52B8 |
CM_DIV_M3_DPLL_GMAC | RW | 32 | 0x0000 01BC | 0x4A00 52BC |
CM_DIV_H11_DPLL_GMAC | RW | 32 | 0x0000 01C0 | 0x4A00 52C0 |
CM_DIV_H12_DPLL_GMAC | RW | 32 | 0x0000 01C4 | 0x4A00 52C4 |
CM_DIV_H13_DPLL_GMAC | RW | 32 | 0x0000 01C8 | 0x4A00 52C8 |
RESERVED | R | 32 | 0x0000 01CC | 0x4A00 52CC |
RESERVED | R | 32 | 0x0000 01D0 | 0x4A00 52D0 |
RESERVED | R | 32 | 0x0000 01D4 | 0x4A00 52D4 |
CM_CLKMODE_DPLL_GPU | RW | 32 | 0x0000 01D8 | 0x4A00 52D8 |
CM_IDLEST_DPLL_GPU | R | 32 | 0x0000 01DC | 0x4A00 52DC |
CM_AUTOIDLE_DPLL_GPU | RW | 32 | 0x0000 01E0 | 0x4A00 52E0 |
CM_CLKSEL_DPLL_GPU | RW | 32 | 0x0000 01E4 | 0x4A00 52E4 |
CM_DIV_M2_DPLL_GPU | RW | 32 | 0x0000 01E8 | 0x4A00 52E8 |
RESERVED | R | 32 | 0x0000 01EC | 0x4A00 52EC |
RESERVED | R | 32 | 0x0000 01F0 | 0x4A00 52F0 |
RESERVED | R | 32 | 0x0000 01F4 | 0x4A00 52F4 |