SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Table 17-9 shows the individual connection between all module IRQs and all IRQ_CROSSBAR inputs.
IRQ_CROSSBAR Input | Interrupt Name | Interrupt Source | Description |
---|---|---|---|
IRQ_CROSSBAR_0 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_1 | ELM_IRQ | ELM | Error location process completion interrupt |
IRQ_CROSSBAR_2 | EXT_SYS_IRQ_1 | External system | External interrupt (active low) via sys_nirq1 pin |
IRQ_CROSSBAR_3 | CTRL_MODULE_CORE_IRQ_SEC_EVTS | CTRL_MODULE_CORE | Combined firewall error interrupt. For more information, see Firewall Error Status Registers |
IRQ_CROSSBAR_4 | L3_MAIN_IRQ_DBG_ERR | L3_MAIN | L3_MAIN debug error |
IRQ_CROSSBAR_5 | L3_MAIN_IRQ_APP_ERR | L3_MAIN | L3_MAIN application or non-attributable error |
IRQ_CROSSBAR_6 | PRM_IRQ_MPU | PRM | PRCM interrupt to MPU |
IRQ_CROSSBAR_7 | DMA_SYSTEM_IRQ_0 | DMA_SYSTEM | System DMA interrupt 0 |
IRQ_CROSSBAR_8 | DMA_SYSTEM_IRQ_1 | DMA_SYSTEM | System DMA interrupt 1 |
IRQ_CROSSBAR_9 | DMA_SYSTEM_IRQ_2 | DMA_SYSTEM | System DMA interrupt 2 |
IRQ_CROSSBAR_10 | DMA_SYSTEM_IRQ_3 | DMA_SYSTEM | System DMA interrupt 3 |
IRQ_CROSSBAR_11 | L3_MAIN_IRQ_STAT_ALARM | L3_MAIN | L3_MAIN statistic collector alarm interrupt |
IRQ_CROSSBAR_12 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_13 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_14 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_15 | GPMC_IRQ | GPMC | GPMC interrupt |
IRQ_CROSSBAR_16 | GPU_IRQ | GPU | GPU interrupt |
IRQ_CROSSBAR_17 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_18 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_19 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_20 | DISPC_IRQ | DISPC | Display controller interrupt |
IRQ_CROSSBAR_21 | MAILBOX1_IRQ_USER0 | MAILBOX1 | Mailbox 1 user 0 interrupt |
IRQ_CROSSBAR_22 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_23 | DSP1_IRQ_MMU0 | DSP1 | DSP1 MMU0 interrupt |
IRQ_CROSSBAR_24 | GPIO1_IRQ_1 | GPIO1 | GPIO1 interrupt 1 |
IRQ_CROSSBAR_25 | GPIO2_IRQ_1 | GPIO2 | GPIO2 interrupt 1 |
IRQ_CROSSBAR_26 | GPIO3_IRQ_1 | GPIO3 | GPIO3 interrupt 1 |
IRQ_CROSSBAR_27 | GPIO4_IRQ_1 | GPIO4 | GPIO4 interrupt 1 |
IRQ_CROSSBAR_28 | GPIO5_IRQ_1 | GPIO5 | GPIO5 interrupt 1 |
IRQ_CROSSBAR_29 | GPIO6_IRQ_1 | GPIO6 | GPIO6 interrupt 1 |
IRQ_CROSSBAR_30 | GPIO7_IRQ_1 | GPIO7 | GPIO7 interrupt 1 |
IRQ_CROSSBAR_31 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_32 | TIMER1_IRQ | TIMER1 | TIMER1 interrupt |
IRQ_CROSSBAR_33 | TIMER2_IRQ | TIMER2 | TIMER2 interrupt |
IRQ_CROSSBAR_34 | TIMER3_IRQ | TIMER3 | TIMER3 interrupt |
IRQ_CROSSBAR_35 | TIMER4_IRQ | TIMER4 | TIMER4 interrupt |
IRQ_CROSSBAR_36 | TIMER5_IRQ | TIMER5 | TIMER5 interrupt |
IRQ_CROSSBAR_37 | TIMER6_IRQ | TIMER6 | TIMER6 interrupt |
IRQ_CROSSBAR_38 | TIMER7_IRQ | TIMER7 | TIMER7 interrupt |
IRQ_CROSSBAR_39 | TIMER8_IRQ | TIMER8 | TIMER8 interrupt |
IRQ_CROSSBAR_40 | TIMER9_IRQ | TIMER9 | TIMER9 interrupt |
IRQ_CROSSBAR_41 | TIMER10_IRQ | TIMER10 | TIMER10 interrupt |
IRQ_CROSSBAR_42 | TIMER11_IRQ | TIMER11 | TIMER11 interrupt |
IRQ_CROSSBAR_43 | MCSPI4_IRQ | MCSPI4 | McSPI4 interrupt |
IRQ_CROSSBAR_44 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_45 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_46 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_47 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_48 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_49 | SATA_IRQ | SATA | SATA interrupt |
IRQ_CROSSBAR_50 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_51 | I2C1_IRQ | I2C1 | I2C1 interrupt |
IRQ_CROSSBAR_52 | I2C2_IRQ | I2C2 | I2C2 interrupt |
IRQ_CROSSBAR_53 | HDQ1W_IRQ | HDQ1W | HDQ1W interrupt |
IRQ_CROSSBAR_54 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_55 | I2C5_IRQ | I2C5 | I2C5 interrupt |
IRQ_CROSSBAR_56 | I2C3_IRQ | I2C3 | I2C3 interrupt |
IRQ_CROSSBAR_57 | I2C4_IRQ | I2C4 | I2C4 interrupt |
IRQ_CROSSBAR_58 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_59 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_60 | MCSPI1_IRQ | MCSPI1 | McSPI1 interrupt |
IRQ_CROSSBAR_61 | MCSPI2_IRQ | MCSPI2 | McSPI2 interrupt |
IRQ_CROSSBAR_62 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_63 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_64 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_65 | UART4_IRQ | UART4 | UART4 interrupt |
IRQ_CROSSBAR_66 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_67 | UART1_IRQ | UART1 | UART1 interrupt |
IRQ_CROSSBAR_68 | UART2_IRQ | UART2 | UART2 interrupt |
IRQ_CROSSBAR_69 | UART3_IRQ | UART3 | UART3 interrupt |
IRQ_CROSSBAR_70 | PBIAS_IRQ | MMC1 PBIAS Cell | MMC1 PBIAS interrupt (controlled via device Control Module) |
IRQ_CROSSBAR_71 | USB1_IRQ_INTR0 | USB1 | USB1 interrupt 0 |
IRQ_CROSSBAR_72 | USB1_IRQ_INTR1 | USB1 | USB1 interrupt 1 |
IRQ_CROSSBAR_73 | USB2_IRQ_INTR0 | USB2 | USB2 interrupt 0 |
IRQ_CROSSBAR_74 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_75 | WD_TIMER2_IRQ | WD_TIMER2 | WD_TIMER2 interrupt |
IRQ_CROSSBAR_76 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_77 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_78 | MMC1_IRQ | MMC1 | MMC1 interrupt |
IRQ_CROSSBAR_79 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_80 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_81 | MMC2_IRQ | MMC2 | MMC2 interrupt |
IRQ_CROSSBAR_82 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_83 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_84 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_85 | DEBUGSS_IRQ_CT_UART | DEBUGSS | CT_UART interrupt generated when data ready on RX or when TX empty |
IRQ_CROSSBAR_86 | MCSPI3_IRQ | MCSPI3 | McSPI3 interrupt |
IRQ_CROSSBAR_87 | USB2_IRQ_INTR1 | USB2 | USB2 interrupt 1 |
IRQ_CROSSBAR_88 | USB3_IRQ_INTR0 | USB3 | USB3 interrupt 0 |
IRQ_CROSSBAR_89 | MMC3_IRQ | MMC3 | MMC3 interrupt |
IRQ_CROSSBAR_90 | TIMER12_IRQ | TIMER12 | TIMER12 interrupt |
IRQ_CROSSBAR_91 | MMC4_IRQ | MMC4 | MMC4 interrupt |
IRQ_CROSSBAR_92 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_93 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_94 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_95 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_96 | HDMI_IRQ | HDMI | HDMI interrupt |
IRQ_CROSSBAR_97 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_98 | IVA_IRQ_SYNC_1 | IVA | IVA ICONT2 sync interrupt |
IRQ_CROSSBAR_99 | IVA_IRQ_SYNC_0 | IVA | IVA ICONT1 sync interrupt |
IRQ_CROSSBAR_100 | UART5_IRQ | UART5 | UART5 interrupt |
IRQ_CROSSBAR_101 | UART6_IRQ | UART6 | UART6 interrupt |
IRQ_CROSSBAR_102 | IVA_IRQ_MAILBOX_0 | IVA | IVA mailbox user 0 interrupt |
IRQ_CROSSBAR_103 | McASP1_IRQ_AREVT | McASP1 | McASP1 receive interrupt |
IRQ_CROSSBAR_104 | McASP1_IRQ_AXEVT | McASP1 | McASP1 transmit interrupt |
IRQ_CROSSBAR_105 | EMIF1_IRQ | EMIF1 | EMIF1 interrupt |
IRQ_CROSSBAR_106 | EMIF2_IRQ | EMIF2 | EMIF2 interrupt |
IRQ_CROSSBAR_107 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_108 | DMM_IRQ | DMM | DMM interrupt |
IRQ_CROSSBAR_109 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_110 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_111 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_112 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_113 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_114 | EXT_SYS_IRQ_2 | External system | External interrupt (active low) via sys_nirq2 pin |
IRQ_CROSSBAR_115 | KBD_IRQ | KBD | Keyboard controller interrupt |
IRQ_CROSSBAR_116 | GPIO8_IRQ_1 | GPIO8 | GPIO8 interrupt 1 |
IRQ_CROSSBAR_117 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_118 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_119 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_120 | BB2D_IRQ | BB2D | BB2D interrupt |
IRQ_CROSSBAR_121 | CTRL_MODULE_CORE_IRQ_THERMAL_ALERT | CTRL_MODULE | CTRL_MODULE thermal alert interrupt |
IRQ_CROSSBAR_[122:131] | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_132 | IVA_IRQ_MAILBOX_2 | IVA | IVA mailbox user 2 interrupt |
IRQ_CROSSBAR_133 | PRM_IRQ_IPU1 | PRM | PRCM interrupt to IPU1 |
IRQ_CROSSBAR_134 | MAILBOX1_IRQ_USER2 | MAILBOX1 | Mailbox 1 user 2 interrupt |
IRQ_CROSSBAR_135 | MAILBOX1_IRQ_USER1 | MAILBOX1 | Mailbox 1 user 1 interrupt |
IRQ_CROSSBAR_136 | IVA_IRQ_MAILBOX_1 | IVA | IVA mailbox user 1 interrupt |
IRQ_CROSSBAR_137 | PRM_IRQ_DSP1 | PRM | PRCM interrupt to DSP1 |
IRQ_CROSSBAR_138 | GPIO1_IRQ_2 | GPIO1 | GPIO1 interrupt 2 |
IRQ_CROSSBAR_139 | GPIO2_IRQ_2 | GPIO2 | GPIO2 interrupt 2 |
IRQ_CROSSBAR_140 | GPIO3_IRQ_2 | GPIO3 | GPIO3 interrupt 2 |
IRQ_CROSSBAR_141 | GPIO4_IRQ_2 | GPIO4 | GPIO4 interrupt 2 |
IRQ_CROSSBAR_142 | GPIO5_IRQ_2 | GPIO5 | GPIO5 interrupt 2 |
IRQ_CROSSBAR_143 | GPIO6_IRQ_2 | GPIO6 | GPIO6 interrupt 2 |
IRQ_CROSSBAR_144 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_145 | DSP1_IRQ_MMU1 | DSP1 | DSP1 MMU1 interrupt |
IRQ_CROSSBAR_146 | DSP2_IRQ_MMU0 | DSP2 | DSP2 MMU0 interrupt |
IRQ_CROSSBAR_147 | DSP2_IRQ_MMU1 | DSP2 | DSP2 MMU1 interrupt |
IRQ_CROSSBAR_148 | McASP2_IRQ_AREVT | McASP2 | McASP2 receive interrupt |
IRQ_CROSSBAR_149 | McASP2_IRQ_AXEVT | McASP2 | McASP2 transmit interrupt |
IRQ_CROSSBAR_150 | McASP3_IRQ_AREVT | McASP3 | McASP3 receive interrupt |
IRQ_CROSSBAR_151 | McASP3_IRQ_AXEVT | McASP3 | McASP3 transmit interrupt |
IRQ_CROSSBAR_152 | McASP4_IRQ_AREVT | McASP4 | McASP4 receive interrupt |
IRQ_CROSSBAR_153 | McASP4_IRQ_AXEVT | McASP4 | McASP4 transmit interrupt |
IRQ_CROSSBAR_154 | McASP5_IRQ_AREVT | McASP5 | McASP5 receive interrupt |
IRQ_CROSSBAR_155 | McASP5_IRQ_AXEVT | McASP5 | McASP5 transmit interrupt |
IRQ_CROSSBAR_156 | McASP6_IRQ_AREVT | McASP6 | McASP6 receive interrupt |
IRQ_CROSSBAR_157 | McASP6_IRQ_AXEVT | McASP6 | McASP6 transmit interrupt |
IRQ_CROSSBAR_158 | McASP7_IRQ_AREVT | McASP7 | McASP7 receive interrupt |
IRQ_CROSSBAR_159 | McASP7_IRQ_AXEVT | McASP7 | McASP7 transmit interrupt |
IRQ_CROSSBAR_160 | McASP8_IRQ_AREVT | McASP8 | McASP8 receive interrupt |
IRQ_CROSSBAR_161 | McASP8_IRQ_AXEVT | McASP8 | McASP8 transmit interrupt |
IRQ_CROSSBAR_162 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_163 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_164 | OCMC_RAM1_IRQ | OCMC_RAM1 | OCMC_RAM1 interrupt |
IRQ_CROSSBAR_165 | OCMC_RAM2_IRQ | OCMC_RAM2 | OCMC_RAM2 interrupt |
IRQ_CROSSBAR_166 | OCMC_RAM3_IRQ | OCMC_RAM3 | OCMC_RAM3 interrupt |
IRQ_CROSSBAR_167 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_168 | EVE1_IRQ_OUT0 | EVE1 | EVE1 output interrupt 0 |
IRQ_CROSSBAR_169 | EVE1_IRQ_OUT1 | EVE1 | EVE1 output interrupt 1 |
IRQ_CROSSBAR_170 | EVE1_IRQ_OUT2 | EVE1 | EVE1 output interrupt 2 |
IRQ_CROSSBAR_171 | EVE1_IRQ_OUT3 | EVE1 | EVE1 output interrupt 3 |
IRQ_CROSSBAR_172 | EVE2_IRQ_OUT0 | EVE2 | EVE2 output interrupt 0 |
IRQ_CROSSBAR_173 | EVE2_IRQ_OUT1 | EVE2 | EVE2 output interrupt 1 |
IRQ_CROSSBAR_174 | EVE2_IRQ_OUT2 | EVE2 | EVE2 output interrupt 2 |
IRQ_CROSSBAR_175 | EVE2_IRQ_OUT3 | EVE2 | EVE2 output interrupt 3 |
IRQ_CROSSBAR_[176:203] | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_204 | PWMSS1_IRQ_ePWM0_TZINT | PWMSS1 | eHRPWM0 TZ interrupt |
IRQ_CROSSBAR_205 | PWMSS2_IRQ_ePWM1_TZINT | PWMSS2 | eHRPWM1 TZ interrupt |
IRQ_CROSSBAR_206 | PWMSS3_IRQ_ePWM2_TZINT | PWMSS3 | eHRPWM2 TZ interrupt |
IRQ_CROSSBAR_207 | PWMSS1_IRQ_ePWM0INT | PWMSS1 | eHRPWM0 event/interrupt |
IRQ_CROSSBAR_208 | PWMSS2_IRQ_ePWM1INT | PWMSS2 | eHRPWM1 event/interrupt |
IRQ_CROSSBAR_209 | PWMSS3_IRQ_ePWM2INT | PWMSS3 | eHRPWM2 event/interrupt |
IRQ_CROSSBAR_210 | PWMSS1_IRQ_eQEP0INT | PWMSS1 | eQEP0 event/interrupt |
IRQ_CROSSBAR_211 | PWMSS2_IRQ_eQEP1INT | PWMSS2 | eQEP1 event/interrupt |
IRQ_CROSSBAR_212 | PWMSS3_IRQ_eQEP2INT | PWMSS3 | eQEP2 event/interrupt |
IRQ_CROSSBAR_213 | PWMSS1_IRQ_eCAP0INT | PWMSS1 | eCAP0 event/interrupt |
IRQ_CROSSBAR_214 | PWMSS2_IRQ_eCAP1INT | PWMSS2 | eCAP1 event/interrupt |
IRQ_CROSSBAR_215 | PWMSS3_IRQ_eCAP2INT | PWMSS3 | eCAP2 event/interrupt |
IRQ_CROSSBAR_216 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_217 | RTC_SS_IRQ_ALARM | RTC_SS | RTC_SS alarm interrupt |
IRQ_CROSSBAR_218 | UART7_IRQ | UART7 | UART7 interrupt |
IRQ_CROSSBAR_219 | UART8_IRQ | UART8 | UART8 interrupt |
IRQ_CROSSBAR_220 | UART9_IRQ | UART9 | UART9 interrupt |
IRQ_CROSSBAR_221 | UART10_IRQ | UART10 | UART10 interrupt |
IRQ_CROSSBAR_222 | DCAN1_IRQ_INT0 | DCAN1 | DCAN1 interrupt 0 |
IRQ_CROSSBAR_223 | DCAN1_IRQ_INT1 | DCAN1 | DCAN1 interrupt 1 |
IRQ_CROSSBAR_224 | DCAN1_IRQ_PARITY | DCAN1 | DCAN1 parity interrupt |
IRQ_CROSSBAR_225 | DCAN2_IRQ_INT0 | DCAN2 | DCAN2 interrupt 0 |
IRQ_CROSSBAR_226 | DCAN2_IRQ_INT1 | DCAN2 | DCAN2 interrupt 1 |
IRQ_CROSSBAR_227 | DCAN2_IRQ_PARITY | DCAN2 | DCAN2 parity interrupt |
IRQ_CROSSBAR_228 | MLB_IRQ_SYS_INT0 | MLB | MLB sys interrupt 0 |
IRQ_CROSSBAR_229 | MLB_IRQ_SYS_INT1 | MLB | MLB sys interrupt 1 |
IRQ_CROSSBAR_230 | VCP1_IRQ_INT | VCP1 | VCP1 interrupt |
IRQ_CROSSBAR_231 | VCP2_IRQ_INT | VCP2 | VCP2 interrupt |
IRQ_CROSSBAR_232 | PCIe_SS1_IRQ_INT0 | PCIe_SS1 | PCIe_SS1 interrupt 0 |
IRQ_CROSSBAR_233 | PCIe_SS1_IRQ_INT1 | PCIe_SS1 | PCIe_SS1 interrupt 1 |
IRQ_CROSSBAR_234 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_235 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_236 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_237 | MAILBOX2_IRQ_USER0 | MAILBOX2 | Mailbox 2 user 0 interrupt |
IRQ_CROSSBAR_238 | MAILBOX2_IRQ_USER1 | MAILBOX2 | Mailbox 2 user 1 interrupt |
IRQ_CROSSBAR_239 | MAILBOX2_IRQ_USER2 | MAILBOX2 | Mailbox 2 user 2 interrupt |
IRQ_CROSSBAR_240 | MAILBOX2_IRQ_USER3 | MAILBOX2 | Mailbox 2 user 3 interrupt |
IRQ_CROSSBAR_241 | MAILBOX3_IRQ_USER0 | MAILBOX3 | Mailbox 3 user 0 interrupt |
IRQ_CROSSBAR_242 | MAILBOX3_IRQ_USER1 | MAILBOX3 | Mailbox 3 user 1 interrupt |
IRQ_CROSSBAR_243 | MAILBOX3_IRQ_USER2 | MAILBOX3 | Mailbox 3 user 2 interrupt |
IRQ_CROSSBAR_244 | MAILBOX3_IRQ_USER3 | MAILBOX3 | Mailbox 3 user 3 interrupt |
IRQ_CROSSBAR_245 | MAILBOX4_IRQ_USER0 | MAILBOX4 | Mailbox 4 user 0 interrupt |
IRQ_CROSSBAR_246 | MAILBOX4_IRQ_USER1 | MAILBOX4 | Mailbox 4 user 1 interrupt |
IRQ_CROSSBAR_247 | MAILBOX4_IRQ_USER2 | MAILBOX4 | Mailbox 4 user 2 interrupt |
IRQ_CROSSBAR_248 | MAILBOX4_IRQ_USER3 | MAILBOX4 | Mailbox 4 user 3 interrupt |
IRQ_CROSSBAR_249 | MAILBOX5_IRQ_USER0 | MAILBOX5 | Mailbox 5 user 0 interrupt |
IRQ_CROSSBAR_250 | MAILBOX5_IRQ_USER1 | MAILBOX5 | Mailbox 5 user 1 interrupt |
IRQ_CROSSBAR_251 | MAILBOX5_IRQ_USER2 | MAILBOX5 | Mailbox 5 user 2 interrupt |
IRQ_CROSSBAR_252 | MAILBOX5_IRQ_USER3 | MAILBOX5 | Mailbox 5 user 3 interrupt |
IRQ_CROSSBAR_253 | MAILBOX6_IRQ_USER0 | MAILBOX6 | Mailbox 6 user 0 interrupt |
IRQ_CROSSBAR_254 | MAILBOX6_IRQ_USER1 | MAILBOX6 | Mailbox 6 user 1 interrupt |
IRQ_CROSSBAR_255 | MAILBOX6_IRQ_USER2 | MAILBOX6 | Mailbox 6 user 2 interrupt |
IRQ_CROSSBAR_256 | MAILBOX6_IRQ_USER3 | MAILBOX6 | Mailbox 6 user 3 interrupt |
IRQ_CROSSBAR_257 | MAILBOX7_IRQ_USER0 | MAILBOX7 | Mailbox 7 user 0 interrupt |
IRQ_CROSSBAR_258 | MAILBOX7_IRQ_USER1 | MAILBOX7 | Mailbox 7 user 1 interrupt |
IRQ_CROSSBAR_259 | MAILBOX7_IRQ_USER2 | MAILBOX7 | Mailbox 7 user 2 interrupt |
IRQ_CROSSBAR_260 | MAILBOX7_IRQ_USER3 | MAILBOX7 | Mailbox 7 user 3 interrupt |
IRQ_CROSSBAR_261 | MAILBOX8_IRQ_USER0 | MAILBOX8 | Mailbox 8 user 0 interrupt |
IRQ_CROSSBAR_262 | MAILBOX8_IRQ_USER1 | MAILBOX8 | Mailbox 8 user 1 interrupt |
IRQ_CROSSBAR_263 | MAILBOX8_IRQ_USER2 | MAILBOX8 | Mailbox 8 user 2 interrupt |
IRQ_CROSSBAR_264 | MAILBOX8_IRQ_USER3 | MAILBOX8 | Mailbox 8 user 3 interrupt |
IRQ_CROSSBAR_265 | MAILBOX9_IRQ_USER0 | MAILBOX9 | Mailbox 9 user 0 interrupt |
IRQ_CROSSBAR_266 | MAILBOX9_IRQ_USER1 | MAILBOX9 | Mailbox 9 user 1 interrupt |
IRQ_CROSSBAR_267 | MAILBOX9_IRQ_USER2 | MAILBOX9 | Mailbox 9 user 2 interrupt |
IRQ_CROSSBAR_268 | MAILBOX9_IRQ_USER3 | MAILBOX9 | Mailbox 9 user 3 interrupt |
IRQ_CROSSBAR_269 | MAILBOX10_IRQ_USER0 | MAILBOX10 | Mailbox 10 user 0 interrupt |
IRQ_CROSSBAR_270 | MAILBOX10_IRQ_USER1 | MAILBOX10 | Mailbox 10 user 1 interrupt |
IRQ_CROSSBAR_271 | MAILBOX10_IRQ_USER2 | MAILBOX10 | Mailbox 10 user 2 interrupt |
IRQ_CROSSBAR_272 | MAILBOX10_IRQ_USER3 | MAILBOX10 | Mailbox 10 user 3 interrupt |
IRQ_CROSSBAR_273 | MAILBOX11_IRQ_USER0 | MAILBOX11 | Mailbox 11 user 0 interrupt |
IRQ_CROSSBAR_274 | MAILBOX11_IRQ_USER1 | MAILBOX11 | Mailbox 11 user 1 interrupt |
IRQ_CROSSBAR_275 | MAILBOX11_IRQ_USER2 | MAILBOX11 | Mailbox 11 user 2 interrupt |
IRQ_CROSSBAR_276 | MAILBOX11_IRQ_USER3 | MAILBOX11 | Mailbox 11 user 3 interrupt |
IRQ_CROSSBAR_277 | MAILBOX12_IRQ_USER0 | MAILBOX12 | Mailbox 12 user 0 interrupt |
IRQ_CROSSBAR_278 | MAILBOX12_IRQ_USER1 | MAILBOX12 | Mailbox 12 user 1 interrupt |
IRQ_CROSSBAR_279 | MAILBOX12_IRQ_USER2 | MAILBOX12 | Mailbox 12 user 2 interrupt |
IRQ_CROSSBAR_280 | MAILBOX12_IRQ_USER3 | MAILBOX12 | Mailbox 12 user 3 interrupt |
IRQ_CROSSBAR_281 | EVE1_IRQ_TPCC_REGION1 | EVE1 | EVE1 TPCC region 1 interrupt |
IRQ_CROSSBAR_282 | EVE1_IRQ_TPCC_REGION2 | EVE1 | EVE1 TPCC region 2 interrupt |
IRQ_CROSSBAR_283 | EVE1_IRQ_TPCC_REGION3 | EVE1 | EVE1 TPCC region 3 interrupt |
IRQ_CROSSBAR_284 | EVE1_IRQ_MBX0_USER1 | EVE1 | EVE1 mailbox 0 user 1 interrupt |
IRQ_CROSSBAR_285 | EVE1_IRQ_MBX0_USER2 | EVE1 | EVE1 mailbox 0 user 2 interrupt |
IRQ_CROSSBAR_286 | EVE1_IRQ_MBX0_USER3 | EVE1 | EVE1 mailbox 0 user 3 interrupt |
IRQ_CROSSBAR_287 | EVE1_IRQ_MBX1_USER1 | EVE1 | EVE1 mailbox 1 user 1 interrupt |
IRQ_CROSSBAR_288 | EVE1_IRQ_MBX1_USER2 | EVE1 | EVE1 mailbox 1 user 2 interrupt |
IRQ_CROSSBAR_289 | EVE1_IRQ_MBX1_USER3 | EVE1 | EVE1 mailbox 1 user 3 interrupt |
IRQ_CROSSBAR_290 | EVE2_IRQ_TPCC_REGION1 | EVE2 | EVE2 TPCC region 1 interrupt |
IRQ_CROSSBAR_291 | EVE2_IRQ_TPCC_REGION2 | EVE2 | EVE2 TPCC region 2 interrupt |
IRQ_CROSSBAR_292 | EVE2_IRQ_TPCC_REGION3 | EVE2 | EVE2 TPCC region 3 interrupt |
IRQ_CROSSBAR_293 | EVE2_IRQ_MBX0_USER1 | EVE2 | EVE2 mailbox 0 user 1 interrupt |
IRQ_CROSSBAR_294 | EVE2_IRQ_MBX0_USER2 | EVE2 | EVE2 mailbox 0 user 2 interrupt |
IRQ_CROSSBAR_295 | EVE2_IRQ_MBX0_USER3 | EVE2 | EVE2 mailbox 0 user 3 interrupt |
IRQ_CROSSBAR_296 | EVE2_IRQ_MBX1_USER1 | EVE2 | EVE2 mailbox 1 user 1 interrupt |
IRQ_CROSSBAR_297 | EVE2_IRQ_MBX1_USER2 | EVE2 | EVE2 mailbox 1 user 2 interrupt |
IRQ_CROSSBAR_298 | EVE2_IRQ_MBX1_USER3 | EVE2 | EVE2 mailbox 1 user 3 interrupt |
IRQ_CROSSBAR_[299:316] | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_317 | DSP1_IRQ_TPCC_ERR | DSP1 | DSP1 TPCC error interrupt |
IRQ_CROSSBAR_318 | DSP1_IRQ_TPCC_GLOBAL | DSP1 | DSP1 TPCC global interrupt |
IRQ_CROSSBAR_319 | DSP1_IRQ_TPCC_REGION0 | DSP1 | DSP1 TPCC region 0 interrupt |
IRQ_CROSSBAR_320 | DSP1_IRQ_TPCC_REGION1 | DSP1 | DSP1 TPCC region 1 interrupt |
IRQ_CROSSBAR_321 | DSP1_IRQ_TPCC_REGION2 | DSP1 | DSP1 TPCC region 2 interrupt |
IRQ_CROSSBAR_322 | DSP1_IRQ_TPCC_REGION3 | DSP1 | DSP1 TPCC region 3 interrupt |
IRQ_CROSSBAR_323 | DSP1_IRQ_TPCC_REGION4 | DSP1 | DSP1 TPCC region 4 interrupt |
IRQ_CROSSBAR_324 | DSP1_IRQ_TPCC_REGION5 | DSP1 | DSP1 TPCC region 5 interrupt |
IRQ_CROSSBAR_325 | DSP2_IRQ_TPCC_ERR | DSP2 | DSP2 TPCC error interrupt |
IRQ_CROSSBAR_326 | DSP2_IRQ_TPCC_GLOBAL | DSP2 | DSP2 TPCC global interrupt |
IRQ_CROSSBAR_327 | DSP2_IRQ_TPCC_REGION0 | DSP2 | DSP2 TPCC region 0 interrupt |
IRQ_CROSSBAR_328 | DSP2_IRQ_TPCC_REGION1 | DSP2 | DSP2 TPCC region 1 interrupt |
IRQ_CROSSBAR_329 | DSP2_IRQ_TPCC_REGION2 | DSP2 | DSP2 TPCC region 2 interrupt |
IRQ_CROSSBAR_330 | DSP2_IRQ_TPCC_REGION3 | DSP2 | DSP2 TPCC region 3 interrupt |
IRQ_CROSSBAR_331 | DSP2_IRQ_TPCC_REGION4 | DSP2 | DSP2 TPCC region 4 interrupt |
IRQ_CROSSBAR_332 | DSP2_IRQ_TPCC_REGION5 | DSP2 | DSP2 TPCC region 5 interrupt |
IRQ_CROSSBAR_333 | MMU1_IRQ | MMU1 | Top level MMU1 interrupt |
IRQ_CROSSBAR_334 | GMAC_SW_IRQ_RX_THRESH_PULSE | GMAC_SW | GMAC_SW receive threshold interrupt |
IRQ_CROSSBAR_335 | GMAC_SW_IRQ_RX_PULSE | GMAC_SW | GMAC_SW receive interrupt |
IRQ_CROSSBAR_336 | GMAC_SW_IRQ_TX_PULSE | GMAC_SW | GMAC_SW transmit interrupt |
IRQ_CROSSBAR_337 | GMAC_SW_IRQ_MISC_PULSE | GMAC_SW | GMAC_SW miscellaneous interrupt |
IRQ_CROSSBAR_338 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_339 | TIMER13_IRQ | TIMER13 | TIMER13 interrupt |
IRQ_CROSSBAR_340 | TIMER14_IRQ | TIMER14 | TIMER14 interrupt |
IRQ_CROSSBAR_341 | TIMER15_IRQ | TIMER15 | TIMER15 interrupt |
IRQ_CROSSBAR_342 | TIMER16_IRQ | TIMER16 | TIMER16 interrupt |
IRQ_CROSSBAR_343 | QSPI_IRQ | QSPI | QSPI interrupt |
IRQ_CROSSBAR_344 | USB3_IRQ_INTR1 | USB3 | USB3 interrupt 1 |
IRQ_CROSSBAR_345 | USB4_IRQ_INTR0 | USB4 | USB4 interrupt 0 |
IRQ_CROSSBAR_346 | USB4_IRQ_INTR1 | USB4 | USB4 interrupt 1 |
IRQ_CROSSBAR_347 | GPIO7_IRQ_2 | GPIO7 | GPIO7 interrupt 2 |
IRQ_CROSSBAR_348 | GPIO8_IRQ_2 | GPIO8 | GPIO8 interrupt 2 |
IRQ_CROSSBAR_349 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_350 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_351 | VIP1_IRQ_1 | VIP1 | VIP1 interrupt 1 |
IRQ_CROSSBAR_352 | VIP2_IRQ_1 | VIP2 | VIP2 interrupt 1 |
IRQ_CROSSBAR_353 | VIP3_IRQ_1 | VIP3 | VIP3 interrupt 1 |
IRQ_CROSSBAR_354 | VPE_IRQ | VPE | VPE interrupt |
IRQ_CROSSBAR_355 | PCIe_SS2_IRQ_INT0 | PCIe_SS2 | PCIe_SS2 interrupt 0 |
IRQ_CROSSBAR_356 | PCIe_SS2_IRQ_INT1 | PCIe_SS2 | PCIe_SS2 interrupt 1 |
IRQ_CROSSBAR_357 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_358 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_359 | EDMA_TPCC_IRQ_ERR | EDMA TPCC | EDMA TPCC error interrupt |
IRQ_CROSSBAR_360 | EDMA_TPCC_IRQ_MP | EDMA TPCC | EDMA TPCC memory protection interrupt |
IRQ_CROSSBAR_361 | EDMA_TPCC_IRQ_REGION0 | EDMA TPCC | EDMA TPCC region 0 interrupt |
IRQ_CROSSBAR_362 | EDMA_TPCC_IRQ_REGION1 | EDMA TPCC | EDMA TPCC region 1 interrupt |
IRQ_CROSSBAR_363 | EDMA_TPCC_IRQ_REGION2 | EDMA TPCC | EDMA TPCC region 2 interrupt |
IRQ_CROSSBAR_364 | EDMA_TPCC_IRQ_REGION3 | EDMA TPCC | EDMA TPCC region 3 interrupt |
IRQ_CROSSBAR_365 | EDMA_TPCC_IRQ_REGION4 | EDMA TPCC | EDMA TPCC region 4 interrupt |
IRQ_CROSSBAR_366 | EDMA_TPCC_IRQ_REGION5 | EDMA TPCC | EDMA TPCC region 5 interrupt |
IRQ_CROSSBAR_367 | EDMA_TPCC_IRQ_REGION6 | EDMA TPCC | EDMA TPCC region 6 interrupt |
IRQ_CROSSBAR_368 | EDMA_TPCC_IRQ_REGION7 | EDMA TPCC | EDMA TPCC region 7 interrupt |
IRQ_CROSSBAR_369 | MMU2_IRQ | MMU2 | Top level MMU2 interrupt |
IRQ_CROSSBAR_370 | EDMA_TC0_IRQ_ERR | EDMA TC0 | EDMA TPTC0 error interrupt |
IRQ_CROSSBAR_371 | EDMA_TC1_IRQ_ERR | EDMA TC1 | EDMA TPTC1 error interrupt |
IRQ_CROSSBAR_372 | OCMC_RAM1_IRQ_CBUF | OCMC_RAM1 | OCMC_RAM1 CBUF interrupt |
IRQ_CROSSBAR_373 | OCMC_RAM2_IRQ_CBUF | OCMC_RAM2 | OCMC_RAM2 CBUF interrupt |
IRQ_CROSSBAR_374 | OCMC_RAM3_IRQ_CBUF | OCMC_RAM3 | OCMC_RAM3 CBUF interrupt |
IRQ_CROSSBAR_375 | DSP1_IRQ_TPCC_REGION6 | DSP1 | DSP1 TPCC region 6 interrupt |
IRQ_CROSSBAR_376 | DSP1_IRQ_TPCC_REGION7 | DSP1 | DSP1 TPCC region 7 interrupt |
IRQ_CROSSBAR_377 | DSP2_IRQ_TPCC_REGION6 | DSP2 | DSP2 TPCC region 6 interrupt |
IRQ_CROSSBAR_378 | DSP2_IRQ_TPCC_REGION7 | DSP2 | DSP2 TPCC region 7 interrupt |
IRQ_CROSSBAR_379 | MAILBOX13_IRQ_USER0 | MAILBOX13 | Mailbox 13 user 0 interrupt |
IRQ_CROSSBAR_380 | MAILBOX13_IRQ_USER1 | MAILBOX13 | Mailbox 13 user 1 interrupt |
IRQ_CROSSBAR_381 | MAILBOX13_IRQ_USER2 | MAILBOX13 | Mailbox 13 user 2 interrupt |
IRQ_CROSSBAR_382 | MAILBOX13_IRQ_USER3 | MAILBOX13 | Mailbox 13 user 3 interrupt |
IRQ_CROSSBAR_383 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_384 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_385 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_386 | PRM_IRQ_IPU2 | PRM | PRCM interrupt to IPU2 |
IRQ_CROSSBAR_387 | PRM_IRQ_DSP2 | PRM | PRCM interrupt to DSP2 |
IRQ_CROSSBAR_388 | PRM_IRQ_EVE1 | PRM | PRCM interrupt to EVE1 |
IRQ_CROSSBAR_389 | PRM_IRQ_EVE2 | PRM | PRCM interrupt to EVE2 |
IRQ_CROSSBAR_390 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_391 | Reserved | Reserved | Reserved |
IRQ_CROSSBAR_392 | VIP1_IRQ_2 | VIP1 | VIP1 interrupt 2 |
IRQ_CROSSBAR_393 | VIP2_IRQ_2 | VIP2 | VIP2 interrupt 2 |
IRQ_CROSSBAR_394 | VIP3_IRQ_2 | VIP3 | VIP3 interrupt 2 |
IRQ_CROSSBAR_395 | IPU1_IRQ_MMU | IPU1 | IPU1 MMU interrupt |
IRQ_CROSSBAR_396 | IPU2_IRQ_MMU | IPU2 | IPU2 MMU interrupt |
IRQ_CROSSBAR_397 | MLB_IRQ | MLB | MLB interrupt |
IRQ_CROSSBAR_398 | EVE1_IRQ_TPCC_REGION4 | EVE1 | EVE1 TPCC region 4 interrupt |
IRQ_CROSSBAR_399 | EVE2_IRQ_TPCC_REGION4 | EVE2 | EVE2 TPCC region 4 interrupt |
IRQ_CROSSBAR_[400:419] | Reserved | Reserved | Reserved |