SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
A power domain can receive power-on reset (PWRON_RST) and/or normal reset (RST) signals. These signals reset nonretention logic and behave as follows:
A power domain can receive two additional retention logic reset signals: power-on retention reset (PWRON_RET_RST) and/or retention reset (RET_RST). These signals behave as follows:
This section discusses the trigger sources and attributes for all reset domains of the device. For an explanation of each reset trigger source of the device, see Section 3.5.3, Reset Sources.
Table 3-33 identifies the associated power and rest domains for each module.
The DPLLs state will change after warm reset even though their registers are not warm reset-sensitive, refer to Section 3.5.6.18, Global Warm Reset Sequence for more details.
Module | Power Domain | Reset Domains |
---|---|---|
CM_CORE_AON | PD_COREAON | CM_CORE_AON_PWRON_RST, CM_CORE_AON_RST |
APLL_PCIE | PD_COREAON | COREAON_PWRON_RST |
DPLL_ABE | PD_COREAON | COREAON_PWRON_RST |
DPLL_CORE | PD_COREAON | COREAON_PWRON_RST |
DPLL_PER | PD_COREAON | COREAON_PWRON_RST |
DPLL_PCIE_REF | PD_COREAON | COREAON_PWRON_RST |
DPLL_IVA | PD_COREAON | DPLL_IVA_PRWON_RST |
DPLL_GMAC | PD_COREAON | COREAON_PWRON_RST |
DPLL_DDR | PD_COREAON | COREAON_PWRON_RST |
DPLL_GPU | PD_COREAON | COREAON_PWRON_RST |
DPLL_USB | PD_COREAON | COREAON_PWRON_RST |
WUGEN_IPU | PD_COREAON | None |
WUGEN_DMA_SYSTEM | PD_COREAON | None |
SPINNER | PD_COREAON | None |
DPLL_DSP | PD_COREAON | DPLL_DSP_PWRON_RST |
DPLL_EVE | PD_COREAON | DPLL_EVE_PWRON_RST |
DPLL_MPU | PD_MPUAON | DPLL_MPU_PWRON_RST |
INTC_MPU | PD_MPUAON | MPUAON_RST |
MPU | PD_MPU | MPU_PWRON_RST, MPU_RST, MPU_MA_PWRON_RET_RST, MPU_MA_RET_RST, MPU_MA_RST |
McASP1 | PD_COREAON | IPU_RST |
TIMER5 | PD_COREAON | IPU_RST |
TIMER6 | PD_COREAON | IPU_RST |
TIMER7 | PD_COREAON | IPU_RST |
TIMER8 | PD_COREAON | IPU_RST |
UART6 | PD_COREAON | IPU_RET_RST |
I2C5 | PD_COREAON | IPU_RST |
IPU1 | PD_IPU | IPU1_PWRON_RST, IPU1_RET_RST, IPU1_CPU0_RST, IPU1_CPU1_RST, IPU1_RST |
VIP1 | PD_CAM | CAM_RST |
VIP2 | PD_CAM | CAM_RST |
VIP3 | PD_CAM | CAM_RST |
EFUSE_CTRL_CUST | PD_CUSTEFUSE | CUSTEFUSE_RST |
CM_CORE | PD_CORE | CM_CORE_PWRON_RET_RST, CM_CORE_RET_RST |
CTRL_MODULE_CORE | PD_COREAON | CORE_PWRON_RET_RST |
CTRL_MODULE_BANDGAP | PD_COREAON | CORE_PWRON_RET_RST |
EMIFPHY | PD_CORE | EMIF_DDR_PHY_PWRON_RST |
DLL | PD_CORE | DLL_RST |
DLL_AGING | PD_CORE | CORE_RST |
DMM | PD_COREAON | CORE_RST, CORE_RET_RST |
IPU2 | PD_COREAON | IPU2_PWRON_RST, IPU2_RET_RST, IPU2_CPU0_RST, IPU2_CPU1_RST,IPU2_RST |
EMIF1 | PD_COREAON | CORE_PWRON_RET_RST, CORE_PWRON_RST |
EMIF2 | PD_COREAON | CORE_PWRON_RET_RST, CORE_PWRON_RST |
EMIF_OCP_FW | PD_COREAON | CORE_PWRON_RET_RST, CORE_RST |
GPMC | PD_COREAON | CORE_RET_RST |
SPINLOCK | PD_COREAON | CORE_RET_RST |
L3_MAIN_2 interconnect | PD_COREAON | CORE_PWRON_RET_RST, CORE_RST |
L3_MAIN_1 interconnect | PD_COREAON | CORE_PWRON_RET_RST, CORE_RST |
L3_INSTR interconnect | PD_COREAON | CORE_RST |
OCP_WP_NOC | PD_COREAON | CORE_PWRON_RET_RST, CORE_RST |
L4_CFG interconnect | PD_COREAON | CORE_PWRON_RET_RST, CORE_RST |
MAILBOX1 | PD_COREAON | CORE_RET_RST |
MAILBOX10 | PD_COREAON | CORE_RET_RST |
MAILBOX11 | PD_COREAON | CORE_RET_RST |
MAILBOX12 | PD_COREAON | CORE_RET_RST |
MAILBOX13 | PD_COREAON | CORE_RET_RST |
MAILBOX2 | PD_COREAON | CORE_RET_RST |
MAILBOX3 | PD_COREAON | CORE_RET_RST |
MAILBOX4 | PD_COREAON | CORE_RET_RST |
MAILBOX5 | PD_COREAON | CORE_RET_RST |
MAILBOX6 | PD_COREAON | CORE_RET_RST |
MAILBOX7 | PD_COREAON | CORE_RET_RST |
MAILBOX8 | PD_COREAON | CORE_RET_RST |
MAILBOX9 | PD_COREAON | CORE_RET_RST |
MMU1 | PD_COREAON | CORE_RET_RST |
MMU2 | PD_COREAON | CORE_RET_RST |
VCP1 | PD_COREAON | CORE_RST |
VCP2 | PD_COREAON | CORE_RST |
EDMA_TPCC | PD_COREAON | CORE_RET_RST |
EDMA_TC0 | PD_COREAON | CORE_RET_RST |
EDMA_TC1 | PD_COREAON | CORE_RET_RST |
OCMC_RAM1 | PD_COREAON | CORE_RST |
OCMC_RAM2 | PD_COREAON | CORE_RST |
OCMC_RAM3 | PD_COREAON | CORE_RST |
DMA_SYSTEM | PD_COREAON | DMA_RET_RST |
OCP2SCP2 | PD_COREAON | CORE_RST |
ATL | PD_COREAON | CORE_RST |
DSS | PD_DSS | DSS_RET_RST, DSS_RST |
BB2D | PD_DSS | DSS_RST |
VPE | PD_VPE | VPE_RST |
CM_EMU | PD_COREAON | EMU_PWRON_RST |
DEBUGSS | PD_COREAON | EMU_EARLY_PWRON_RST, EMU_PWRON_RST, EMU_RST |
GPU | PD_GPU | GPU_RST |
IVAHD | PD_IVA | IVA_PWRON_RST, IVA_RST, IVA_SEQ1_RST, IVA_SEQ2_RST |
SL2 | PD_IVA | IVA_RST |
IEEE1500_2_OCP | PD_COREAON | L3INIT_RST |
MMC1 | PD_COREAON | L3INIT_RET_RST |
MMC2 | PD_COREAON | L3INIT_RET_RST |
USB1 | PD_L3INIT | L3INIT_RET_RST |
USB2 | PD_L3INIT | L3INIT_RET_RST |
USB3 | PD_L3INIT | L3INIT_RET_RST |
USB4 | PD_L3INIT | L3INIT_RET_RST |
OCP2SCP1 | PD_COREAON | L3INIT_RST |
OCP2SCP3 | PD_COREAON | L3INIT_RST |
SATA | PD_L3INIT | L3INIT_RST |
PCIe_SS1 | PD_L3INIT | L3INIT_PWRON_RST, L3INIT_RST |
PCIe_SS2 | PD_L3INIT | L3INIT_PWRON_RST, L3INIT_RST |
MLB_SS | PD_L3INIT | L3INIT_RST |
GMAC_SW | PD_COREAON | L3INIT_RST |
TIMER10 | PD_COREAON | L4PER_RST |
TIMER11 | PD_COREAON | L4PER_RST |
TIMER13 | PD_COREAON | L4PER_RST |
TIMER14 | PD_COREAON | L4PER_RST |
TIMER15 | PD_COREAON | L4PER_RST |
TIMER16 | PD_COREAON | L4PER_RST |
TIMER2 | PD_COREAON | L4PER_RST |
TIMER3 | PD_COREAON | L4PER_RST |
TIMER4 | PD_COREAON | L4PER_RST |
TIMER9 | PD_COREAON | L4PER_RST |
ELM | PD_COREAON | L4PER_RST |
GPIO2 | PD_COREAON | L4PER_RET_RST |
GPIO3 | PD_COREAON | L4PER_RET_RST |
GPIO4 | PD_COREAON | L4PER_RET_RST |
GPIO5 | PD_COREAON | L4PER_RET_RST |
GPIO6 | PD_COREAON | L4PER_RET_RST |
GPIO7 | PD_COREAON | L4PER_RET_RST |
GPIO8 | PD_COREAON | L4PER_RET_RST |
HDQ1W | PD_COREAON | L4PER_RST |
I2C1 | PD_COREAON | L4PER_RET_RST |
I2C2 | PD_COREAON | L4PER_RST |
I2C3 | PD_COREAON | L4PER_RST |
I2C4 | PD_COREAON | L4PER_RST |
L4_PER1 interconnect | PD_COREAON | L4PER_PWRON_RET_RST, L4_PER_RST |
L4_PER2 interconnect | PD_COREAON | L4PER_PWRON_RET_RST, L4_PER_RST |
L4_PER3 interconnect | PD_COREAON | L4PER_PWRON_RET_RST, L4_PER_RST |
McASP2 | PD_COREAON | L4PER_RST |
McASP3 | PD_COREAON | L4PER_RST |
McASP4 | PD_COREAON | L4PER_RST |
McASP5 | PD_COREAON | L4PER_RST |
McASP6 | PD_COREAON | L4PER_RST |
McASP7 | PD_COREAON | L4PER_RST |
McASP8 | PD_COREAON | L4PER_RST |
McSPI1 | PD_COREAON | L4PER_RST |
McSPI2 | PD_COREAON | L4PER_RST |
McSPI3 | PD_COREAON | L4PER_RST |
McSPI4 | PD_COREAON | L4PER_RST |
MMC3 | PD_COREAON | L4PER_RST |
MMC4 | PD_COREAON | L4PER_RST |
DCAN2 | PD_COREAON | L4PER_RST |
UART1 | PD_COREAON | L4PER_RET_RST |
UART2 | PD_COREAON | L4PER_RET_RST |
UART3 | PD_COREAON | L4PER_RET_RST |
UART4 | PD_COREAON | L4PER_RET_RST |
UART5 | PD_COREAON | L4PER_RET_RST |
UART7 | PD_COREAON | L4PER_RET_RST |
UART8 | PD_COREAON | L4PER_RET_RST |
UART9 | PD_COREAON | L4PER_RET_RST |
DMA_CRYPTO | PD_COREAON | L4PER_RET_RST |
AES1 | PD_COREAON | L4PER_RET_RST |
AES2 | PD_COREAON | L4PER_RET_RST |
SHA2MD5_1 | PD_COREAON | L4PER_RET_RST |
SHA2MD5_2 | PD_COREAON | L4PER_RET_RST |
RNG | PD_COREAON | L4PER_RET_RST |
QSPI | PD_COREAON | L4PER_RST |
PWMSS1 | PD_COREAON | L4PER_RST |
PWMSS2 | PD_COREAON | L4PER_RST |
PWMSS3 | PD_COREAON | L4PER_RST |
DES3DES | PD_COREAON | L4PER_RET_RST |
FPKA | PD_COREAON | L4PER_RST |
DSP1 | PD_DSP1 | DSP1_RST, DSP1_PWRON_RST, DSP1_RET_RST, DSP1_SYS_RST |
DSP2 | PD_DSP2 | DSP2_RST, DSP2_PWRON_RST, DSP2_RET_RST, DSP2_SYS_RST |
CTRL_MODULE_WKUP | PD_WKUPAON | WKUPAON_PWRON_RST |
PRM | PD_WKUPAON | PRM_PWRON_RST, PRM_RST |
PRCM_MPU | PD_WKUPAON | LPRM_PWRON_RST, LPRM_RST |
GPIO1 | PD_WKUPAON | WKUPAON_RST |
KBD | PD_WKUPAON | WKUPAON_RST |
COUNTER_32K | PD_WKUPAON | WKUPAON_RST, WKUPAON_SYS_PWRON_RST |
TIMER1 | PD_WKUPAON | WKUPAON_RST |
TIMER12 | PD_WKUPAON | WKUPAON_RST |
WD_TIMER2 | PD_WKUPAON | WKUPAON_RST |
L4_WKUP interconnect | PD_WKUPAON | WKUPAON_RST |
UART10 | PD_WKUPAON | WKUPAON_RST |
DCAN1 | PD_WKUPAON | WKUPAON_RST |
RTC_SS | PD_RTC | RTC_RST |
EVE1 | PD_EVE1 | EVE1_CPU_RST, EVE1_PWRON_RST, EVE1_RST |
EVE2 | PD_EVE2 | EVE2_CPU_RST, EVE2_PWRON_RST, EVE2_RST |
Table 3-34 lists the reset sources that trigger the reset domains of the device.
Reset Domain | Reset Source | Reset Source Type |
---|---|---|
CM_CORE_AON_PWRON_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
CM_CORE_AON_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICK_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVAHD_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
COREAON_PWRON_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
COREAON_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
DPLL_IVA_PWRON_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
DPLL_DSP_PWRON_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
DPLL_EVE_PWRON_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
MMAON_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
MPUAON_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
MPU_L2RSTDISABLE | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
CAM_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
CM_CORE_PWRON_RET_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
CM_CORE_RET_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
CORE_PWRON_RET_RST | GLOBAL_COLD_SW_RST | Global cold |
SYS_PWRON_RST | Global cold | |
ICEPICKPOR_RST | Global cold | |
CORE_PWRON_RST | GLOBAL_COLD_SW_RST | Global cold |
SYS_PWRON_RST | Global cold | |
ICEPICKPOR_RST | Global cold | |
CORE_RET_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
CORE_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
CUSTEFUSE_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
DLL_RST | DLL_FREQCHANGE_RST | Local warm |
GLOBAL_COLD_SW_RST | Global cold | |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
DPLL_IVA_PWRON_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
DPLL_L3INIT_PWRON_RET_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
DPLL_MPU_PWRON_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
DSS_RET_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
DSS_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
IPU1_PWRON_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
IPU1_RET_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
RM_IPU1_RSTCTRL[2] RST_IPU | Local warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
IPU1_CPU0_RST | IPU1_ICECRUSHER0_RST | Local warm |
GLOBAL_COLD_SW_RST | Global cold | |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
RM_IPU1_RSTCTRL[0] RST_CPU0 | Local Warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
IPU1_CPU1_RST | IPU1_ICECRUSHER1_RST | Local Warm |
GLOBAL_COLD_SW_RST | Global cold | |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
RM_IPU1_RSTCTRL[1] RST_CPU1 | Local warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
IPU1_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
RM_IPU1_RSTCTRL[2] RST_IPU | Local warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
IPU_RET_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
IPU_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
IPU2_PWRON_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
IPU2_RET_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
RM_IPU2_RSTCTRL[2] RST_IPU | Local warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
IPU2_CPU0_RST | IPU2_ICECRUSHER0_RST | Local warm |
GLOBAL_COLD_SW_RST | Global cold | |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
RM_IPU2_RSTCTRL[0] RST_CPU0 | Local Warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
IPU2_CPU1_RST | IPU2_ICECRUSHER1_RST | Local Warm |
GLOBAL_COLD_SW_RST | Global cold | |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
RM_IPU2_RSTCTRL[1] RST_CPU1 | Local warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
IPU2_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
RM_IPU2_RSTCTRL[2] RST_IPU | Local warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
EMU_EARLY_PWRON_RST | GLOBAL_COLD_SW_RST | Global cold |
SYS_PWRON_RST | Global cold | |
EMU_PWRON_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
EMU_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
GPU_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
IVA_PWRON_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
IVA_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
RM_IVA_RSTCTRL[2] RST_LOGIC | Local warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
IVA_SEQ1_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
IVA_ICECRUSHER1_RST | Local warm | |
MPU_WDT_RST | Global warm | |
RM_IVA_RSTCTRL[0] RST_SEQ1 | Local warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
IVA_SEQ2_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
IVA_ICECRUSHER2_RST | Local warm | |
MPU_WDT_RST | Global warm | |
RM_IVA_RSTCTRL[1] RST_SEQ2 | Local warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
L3INIT_PWRON_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
L3INIT_RET_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
L3INIT_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
MPU_PWRON_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
MPU_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
MPU_MA_PWRON_RET_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
MPU_MA_RET_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
MPU_MA_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
SDMA_RET_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SDMA_RESTORE_RST | Local warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
DSP1_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
RM_DSP1_RSTCTRL[0] RST_DSP1_LRST | Local warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
DSP1_EMU_RESET_REQ_TR | Local warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
DSP1_PWRON_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
DSP1_RET_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
RM_DSP1_RSTCTRL[1] RST_DSP1 | Local warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
DSP1_SYS_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
RM_DSP1_RSTCTRL[1] RST_DSP1 | Local warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
DSP2_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
RM_DSP2_RSTCTRL[0] RST_DSP2_LRST | Local warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
DSP2_EMU_RESET_REQ_TR | Local warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
DSP2_PWRON_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
DSP2_RET_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
RM_DSP2_RSTCTRL[1] RST_DSP2 | Local warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
DSP2_SYS_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
RM_DSP2_RSTCTRL[1] RST_DSP2 | Local warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
WKUPAON_PWRON_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
WKUPAON_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
WKUPAON_SYS_PWRON_RST | SYS_PWRON_RST | Global cold |
PRM_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
PRM_PWRON_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
LPRM_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
LPRM_PWRON_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
VPE_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
RTC_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
L4PER_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
L4PER_RET_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
L4PER_PWRON_RET_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
EVE1_CPU_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
EVE1_EMU_RESET_REQ_TR | Local warm | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
RM_EVE1_RSTCTRL[0] RST_EVE1_LRST | Local warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
EVE1_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
RM_EVE1_RSTCTRL[1] RST_EVE1 | Local warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
EVE1_PWRON_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
EVE2_CPU_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
EVE2_EMU_RESET_REQ_TR | Local warm | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
RM_EVE2_RSTCTRL[0] RST_EVE2_LRST | Local warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
EVE2_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
RM_EVE2_RSTCTRL[1] RST_EVE2 | Local warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
EVE2_PWRON_RST | GLOBAL_COLD_SW_RST | Global cold |
ICEPICKPOR_RST | Global cold | |
SYS_PWRON_RST | Global cold | |
DSS_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm | |
DSS_RET_RST | GLOBAL_COLD_SW_RST | Global cold |
GLOBAL_WARM_SW_RST | Global warm | |
ICEPICKPOR_RST | Global cold | |
MPU_WDT_RST | Global warm | |
SYS_PWRON_RST | Global cold | |
SYS_WARMIN_RST | Global warm | |
TSHUT_CORE_RST | Global warm | |
TSHUT_DSPEVE_RST | Global warm | |
TSHUT_GPU_RST | Global warm | |
TSHUT_IVA_RST | Global warm | |
TSHUT_MPU_RST | Global warm | |
ICEPICK_RST | Global warm |
Table 3-35 lists the attributes of the reset manager associated with the reset domains. The clock to the reset manager, the delay count before release of reset, and the reset release stall conditions for the reset domains are listed.
Reset Domain | RM Clock | RM Clock Count | Release Stall Conditions |
---|---|---|---|
CM_CORE_AON_PWRON_RST | WKUPAON_GCLK | 0x2 | None |
CM_CORE_AON_RST | WKUPAON_GCLK | 0x2 | L4_ROOT_CLK clock is not active. |
COREAON_PWRON_RST | WKUPAON_GCLK | 0x0 | None |
COREAON_RST | WKUPAON_GCLK | 0x0 | None |
DPLL_IVA_PWRON_RST | WKUPAON_GCLK | 0x0 | None |
MMAON_RST | WKUPAON_GCLK | ResetTime2(1) | DSP_GFCLK is not active. |
DPLL_DSP_PWRON_RST | WKUPAON_GCLK | ResetTime2(1) | None |
DPLL_EVE_PWRON_RST | WKUPAON_GCLK | ResetTime2(1) | None |
MPUAON_RST | WKUPAON_GCLK | ResetTime2(1) | MPU_GCLK is not active. |
CUSTEFUSE_RST | WKUPAON_GCLK | ResetTime2(1) | CUSTEFUSE_SYS_GFCLK is not active. |
CAM_RST | WKUPAON_GCLK | 0x0 | None |
CM_CORE_PWRON_RET_RST | WKUPAON_GCLK | 0x2 | None |
CM_CORE_RET_RST | WKUPAON_GCLK | 0x2 | L4_ICLK clock is not active. |
CORE_PWRON_RET_RST | WKUPAON_GCLK | 0x0 | None |
CORE_PWRON_RST | WKUPAON_GCLK | 0x0 | None |
CORE_RET_RST | WKUPAON_GCLK | 0x0 | None |
CORE_RST | WKUPAON_GCLK | 0x0 | None |
DLL_RST | WKUPAON_GCLK | 0x3 | None |
DMA_RET_RST | WKUPAON_GCLK | 0x0 | None |
DPLL_IVA_PWRON_RST | WKUPAON_GCLK | 0x0 | None |
DPLL_L3INIT_PWRON_RET_RST | WKUPAON_GCLK | 0x0 | None |
DPLL_MPU_PWRON_RST | WKUPAON_GCLK | 0x0 | None |
DSS_RET_RST | WKUPAON_GCLK | 0x0 | None |
DSS_RST | WKUPAON_GCLK | 0x0 | None |
IPU1_PWRON_RST | WKUPAON_GCLK | ResetTime2(1) | IPU1_GFCLK clock is not active, RM_IPU1_RSTCTRL[2] RST_IPU bit is set, and automatic restore is complete. |
IPU1_RET_RST | WKUPAON_GCLK | ResetTime2(1) | IPU1_GFCLK clock is not active and the subsystem is reset. |
IPU1_CPU0_RST | WKUPAON_GCLK | ResetTime2(1) | IPU1_GFCLK clock is not active and the subsystem is reset. |
IPU1_CPU1_RST | WKUPAON_GCLK | ResetTime2(1) | IPU1_GFCLK clock is not active. |
IPU1_RST | WKUPAON_GCLK | ResetTime2(1) | IPU1_GFCLK clock is not active and the subsystem is reset. |
IPU_RET_RST | WKUPAON_GCLK | ResetTime2(1) | None |
IPU_RST | WKUPAON_GCLK | 0X0 | None |
IPU2_PWRON_RST | WKUPAON_GCLK | ResetTime2(1) | IPU2_GCLK clock is not active, RM_IPU2_RSTCTRL[2] RST_IPU bit is set, and automatic restore is complete. |
IPU2_RET_RST | WKUPAON_GCLK | ResetTime2(1) | IPU2_GFCLK clock is not active and the subsystem is reset. |
IPU2_CPU0_RST | WKUPAON_GCLK | ResetTime2(1) | IPU2_GFCLK clock is not active and the subsystem is reset. |
IPU2_CPU1_RST | WKUPAON_GCLK | ResetTime2(1) | IPU2_GFCLK clock is not active. |
IPU2_RST | WKUPAON_GCLK | ResetTime2(1) | IPU2_GFCLK clock is not active and the subsystem is reset. |
EMU_EARLY_PWRON_RST | WKUPAON_ICLK | 0x20 | None |
EMU_PWRON_RST | WKUPAON_ICLK | ResetTime2(1) | EMU_SYS_CLK clock is not active. |
EMU_RST | WKUPAON_ICLK | ResetTime2(1) | EMU_SYS_CLK clock is not active. |
GPU_RST | WKUPAON_GCLK | 0x0 | None |
IVA_PWRON_RST | WKUPAON_GCLK | ResetTime2(1) | IVA_GCLK clock is not active and RM_IVA_RSTCTRL[2] RST_LOGIC bit is set. |
IVA_RST | WKUPAON_GCLK | ResetTime2(1) | IVA_GCLK clock is not active. |
IVA_SEQ1_RST | WKUPAON_GCLK | ResetTime2(1) | IVA_GCLK clock is not active and IVA and SL2 are idle. |
IVA_SEQ2_RST | WKUPAON_GCLK | ResetTime2(1) | IVA_GCLK clock is not active and IVA and SL2 are idle. |
L3INIT_PWRON_RST | WKUPAON_GCLK | 0x0 | None |
L3INIT_RET_RST | WKUPAON_GCLK | 0x0 | None |
L3INIT_RST | WKUPAON_GCLK | 0x0 | None |
MPU_L2RSTDISABLE | WKUPAON_GCLK | ResetTime2 + 32(1) | MPU_RST is asserted high or PD_MPU is OFF. |
MPU_MA_PWRON_RET_RST | WKUPAON_GCLK | ResetTime2(1) | MPU_DPLL_CLK clock is not active. |
MPU_MA_RET_RST | WKUPAON_GCLK | ResetTime2(1) | MPU_DPLL_CLK clock is not active. |
MPU_MA_RST | WKUPAON_GCLK | ResetTime2(1) | MPU_DPLL_CLK clock is not active. |
MPU_PWRON_RST | WKUPAON_GCLK | ResetTime2(1) | MPU_DPLL_CLK clock is not active. |
MPU_RST | WKUPAON_GCLK | ResetTime2(1) | MPU_DPLL_CLK clock is not active, the subsystem is reset, and automatic restore is complete. |
DMA_RET_RST | WKUPAON_GCLK | 0x0 | None |
DSP1_RST | WKUPAON_GCLK | ResetTime2(1) | DSP1_GFCLK clock is not active and the subsystem is reset. |
DSP1_PWRON_RST | WKUPAON_GCLK | ResetTime2(1) | DSP1_GFCLK clock is not active, RM_DSP1_RSTCTRL[1] RST_DSP1 bit is cleared, and automatic restore is complete. |
DSP1_RET_RST | WKUPAON_GCLK | ResetTime2(1) | DSP1_GFCLK clock is not active and the subsystem is reset. |
DSP1_SYS_RST | WKUPAON_GCLK | ResetTime2(1) | DSP1_GFCLK clock is not active and the subsystem is reset. |
DSP2_RST | WKUPAON_GCLK | ResetTime2(1) | DSP2_GFCLK clock is not active and the subsystem is reset. |
DSP2_PWRON_RST | WKUPAON_GCLK | ResetTime2(1) | DSP2_GFCLK clock is not active, RM_DSP2_RSTCTRL[1] RST_DSP2 bit is cleared, and automatic restore is complete. |
DSP2_RET_RST | WKUPAON_GCLK | ResetTime2(1) | DSP2_GFCLK clock is not active and the subsystem is reset. |
DSP2_SYS_RST | WKUPAON_GCLK | ResetTime2(1) | DSP2_GFCLK clock is not active and the subsystem is reset. |
WKUPAON_PWRON_RST | WKUPAON_GCLK | 0x0 | None |
WKUPAON_RST | WKUPAON_GCLK | 0x0 | None |
WKUPAON_SYS_PWRON_RST | WKUPAON_GCLK | 0x0 | None |
PRM_PWRON_RST | WKUPAON_GCLK | 0x0 | WKUPAON_ICLK clock is not active. |
PRM_RST | WKUPAON_GCLK | 0x0 | WKUPAON_ICLK clock is not active. |
LPRM_PWRON_RST | WKUPAON_GCLK | 0x0 | WKUPAON_ICLK clock is not active. |
LPRM_RST | WKUPAON_GCLK | 0x0 | WKUPAON_ICLK clock is not active. |
VPE_RST | WKUPAON_GCLK | ResetTime2(1) | None |
RTC_RST | WKUPAON_GCLK | ResetTime2(1) | None |
L4PER_PWRON_RET_RST | WKUPAON_GCLK | 0x0 | None |
L4PER_RET_RST | WKUPAON_GCLK | 0x0 | None |
L4PER_RST | WKUPAON_GCLK | 0x0 | None |
EVE1_CPU_RST | WKUPAON_GCLK | ResetTime2(1) | None |
EVE1_PWRON_RST | WKUPAON_GCLK | ResetTime2(1) | EVE1_GFCLK is not active. |
EVE1_RST | WKUPAON_GCLK | ResetTime2(1) | None |
EVE2_CPU_RST | WKUPAON_GCLK | ResetTime2(1) | None |
EVE2_PWRON_RST | WKUPAON_GCLK | ResetTime2(1) | EVE2_GFCLK is not active. |
EVE2_RST | WKUPAON_GCLK | ResetTime2(1) | None |
WKUPAON_SYS_PWRON_RST is connected directly to the SYS_PWRON_RST source reset.