SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
The procedure in Table 24-341 configures the transmit frame synchronization generator of the McASP module.
The frame synchronization signal is always rising-edge active and always has a single-bit width.
Step | Register/Bit Field/Programming Model | Value |
---|---|---|
Select 384-slot size block. | MCASP_TXFMCTL[15:7] XMOD | 0x180 |
Select internally-generated transmit frame sync. | MCASP_TXFMCTL[1] FSXM | 0x1 |