SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Register Name | Type | Register Width (Bits) | Address Offset | DEBUGSS_CT_TBR_FW L3_MAIN Physical Address | DSP1_SDMA_FW L3_MAIN Physical Address | DSP2_SDMA_FW L3_MAIN Physical Address |
---|---|---|---|---|---|---|
ERROR_LOG_k (2) | RW | 32 | 0x000+(0x10*k) | 0x4A22 4000 + (0x10*k) | 0x4A17 1000 + (0x10*k) | 0x4A17 3000 + (0x10*k) |
LOGICAL_ADDR_ERRLOG_k (2) | RO | 32 | 0x004+(0x10*k) | 0x4A22 4004 + (0x10*k) | 0x4A17 1004 + (0x10*k) | 0x4A17 3004 + (0x10*k) |
REGUPDATE_CONTROL | RW | 32 | 0x040 | 0x4A22 4040 | 0x4A17 1040 | 0x4A17 3040 |
START_REGION_i | RW | 32 | 0x080+(0x10*i) | - | - | - |
END_REGION_i | RW | 32 | 0x084+(0x10*i) | - | - | - |
MRM_PERMISSION_REGION_HIGH_j (1) | RW | 32 | 0x08C+(0x10*j) | 0x4A22 408C + (0x10*j) | 0x4A17 108C + (0x10*j) | 0x4A17 308C + (0x10*j) |
MRM_PERMISSION_REGION_LOW_j (1) | RW | 32 | 0x088+(0x10*j) | 0x4A22 4088 + (0x10*j) | 0x4A17 1088 + (0x10*j) | 0x4A17 3088 + (0x10*j) |
Register Name | Type | Register Width (Bits) | Address Offset | DSS_FW L3_MAIN Physical Address | EVE1_FW L3_MAIN Physical Address | EVE2_FW L3_MAIN Physical Address | GPMC_FW L3_MAIN Physical Address |
---|---|---|---|---|---|---|---|
ERROR_LOG_k (1) | RW | 32 | 0x000+(0x10*k) | 0x4A21 C000 + (0x10*k) | 0x4A15 1000 + (0x10*k) | 0x4A15 3000 + (0x10*k) | 0x4A21 0000 + (0x10*k) |
LOGICAL_ADDR_ERRLOG_k (1) | RO | 32 | 0x004+(0x10*k) | 0x4A21 C004 + (0x10*k) | 0x4A15 1004 + (0x10*k) | 0x4A15 3004 + (0x10*k) | 0x4A21 0004 + (0x10*k) |
REGUPDATE_CONTROL | RW | 32 | 0x040 | 0x4A21 C040 | 0x4A15 1040 | 0x4A15 3040 | 0x4A21 0040 |
START_REGION_i (2) | RW | 32 | 0x080+(0x10*i) | 0x4A21 C080 + (0x10*i) | - | - | 0x4A21 0080 + (0x10*i) |
END_REGION_i (2) | RW | 32 | 0x084+(0x10*i) | 0x4A21 C084 + (0x10*i) | - | - | 0x4A21 0084 + (0x10*i) |
MRM_PERMISSION_REGION_HIGH_j(3) | RW | 32 | 0x08C+(0x10*j) | 0x4A21 C08C + (0x10*j) | 0x4A15 108C + (0x10*j) | 0x4A15 308C+ (0x10*j) | 0x4A21 008C + (0x10*j) |
MRM_PERMISSION_REGION_LOW_j (3) | RW | 32 | 0x088+(0x10*j) | 0x4A21 C088 + (0x10*j) | 0x4A15 1088 + (0x10*j) | 0x4A15 3088+ (0x10*j) | 0x4A21 0088 + (0x10*j) |
Register Name | Type | Register Width (Bits) | Address Offset | GPU_FW L3_MAIN Physical Address | BB2D_FW L3_MAIN Physical Address | IPU1_FW L3_MAIN Physical Address | IPU2_FW L3_MAIN Physical Address |
---|---|---|---|---|---|---|---|
ERROR_LOG_k (2) | RW | 32 | 0x000+(0x10*k) | 0x4A21 4000 + (0x10*k) | 0x4A21 A000 + (0x10*k) | 0x4A15 B000 + (0x10*k) | 0x4A21 8000 + (0x10*k) |
LOGICAL_ADDR_ERRLOG_k (2) | RO | 32 | 0x004+(0x10*k) | 0x4A21 4004 + (0x10*k) | 0x4A21 A004 + (0x10*k) | 0x4A15 B004 + (0x10*k) | 0x4A21 8004 + (0x10*k) |
REGUPDATE_CONTROL | RW | 32 | 0x040 | 0x4A21 4040 | 0x4A21 A040 | 0x4A15 B040 | 0x4A21 8040 |
START_REGION_i | RW | 32 | 0x080+(0x10*i) | - | - | 0x4A15 B080 + (0x10*i) | 0x4A21 8080 + (0x10*i) |
END_REGION_i | RW | 32 | 0x084+(0x10*i) | - | - | 0x4A15 B084 + (0x10*i) | 0x4A21 8084 + (0x10*i) |
MRM_PERMISSION_REGION_HIGH_j (1) | RW | 32 | 0x08C+(0x10*j) | 0x4A21 408C + (0x10*j) | 0x4A21 A08C + (0x10*j) | 0x4A15 B08C + (0x10*j) | 0x4A21 808C + (0x10*j) |
MRM_PERMISSION_REGION_LOW_j (1) | RW | 32 | 0x088+(0x10*j) | 0x4A21 4088 + (0x10*j) | 0x4A21 A088 + (0x10*j) | 0x4A15 B088 + (0x10*j) | 0x4A21 8088 + (0x10*j) |
Register Name | Type | Register Width (Bits) | Address Offset | IVA_CONFIG_FW L3_MAIN Physical Address | IVA_SL2IF_FW L3_MAIN Physical Address | L3_INSTR_FW L3_MAIN Physical Address |
---|---|---|---|---|---|---|
ERROR_LOG_k (3) | RW | 32 | 0x000+(0x10*k) | 0x4A22 0000 + (0x10*k) | 0x4A21 E000 + (0x10*k) | 0x4A22 6000 + (0x10*k) |
LOGICAL_ADDR_ERRLOG_k (3) | RO | 32 | 0x004+(0x10*k) | 0x4A22 0004 + (0x10*k) | 0x4A21 E004 + (0x10*k) | 0x4A22 6004 + (0x10*k) |
REGUPDATE_CONTROL | RW | 32 | 0x040 | 0x4A22 0040 | 0x4A21 E040 | 0x4A22 6040 |
START_REGION_i (1) | RW | 32 | 0x080+(0x10*i) | - | 0x4A21 E080 + (0x10*i) | - |
END_REGION_i (1) | RW | 32 | 0x084+(0x10*i) | - | 0x4A21 E084 + (0x10*i) | - |
MRM_PERMISSION_REGION_HIGH_j (2) | RW | 32 | 0x08C+(0x10*j) | 0x4A22 008C + (0x10*j) | 0x4A21 E08C + (0x10*j) | 0x4A22 608C + (0x10*j) |
MRM_PERMISSION_REGION_LOW_j(2) | RW | 32 | 0x088+(0x10*j) | 0x4A22 0088 + (0x10*j) | 0x4A21 E088 + (0x10*j) | 0x4A22 6088 + (0x10*j) |
Register Name | Type | Register Width (Bits) | Address Offset | MCASP1_FW L3_MAIN Physical Address | MCASP2_FW L3_MAIN Physical Address | MCASP3_FW L3_MAIN Physical Address |
---|---|---|---|---|---|---|
ERROR_LOG_k (1) | RW | 32 | 0x000+(0x10*k) | 0x4A16 7000 + (0x10*k) | 0x4A16 9000 + (0x10*k) | 0x4A16 B000 + (0x10*k) |
LOGICAL_ADDR_ERRLOG_k (1) | RO | 32 | 0x004+(0x10*k) | 0x4A16 7004 + (0x10*k) | 0x4A16 9004 + (0x10*k) | 0x4A16 B004 + (0x10*k) |
REGUPDATE_CONTROL | RW | 32 | 0x040 | 0x4A16 7040 | 0x4A16 9040 | 0x4A16 B040 |
START_REGION_i | RW | 32 | 0x080+(0x10*i) | - | - | - |
END_REGION_i | RW | 32 | 0x084+(0x10*i) | - | - | - |
MRM_PERMISSION_REGION_HIGH_j (2) | RW | 32 | 0x08C+(0x10*j) | 0x4A16 708C + (0x10*j) | 0x4A16 908C + (0x10*j) | 0x4A16 B08C + (0x10*j) |
MRM_PERMISSION_REGION_LOW_j (2) | RW | 32 | 0x088+(0x10*j) | 0x4A16 7088 + (0x10*j) | 0x4A16 9088 + (0x10*j) | 0x4A16 B088 + (0x10*j) |
Register Name | Type | Register Width (Bits) | Address Offset | OCMC_RAM1_FW L3_MAIN Physical Address | OCMC_RAM2_FW L3_MAIN Physical Address | OCMC_RAM3_FW L3_MAIN Physical Address |
---|---|---|---|---|---|---|
ERROR_LOG_k (1) | RW | 32 | 0x000+(0x10*k) | 0x4A21 2000 + (0x10*k) | 0x4A20 E000 + (0x10*k) | 0x4A22 A000 + (0x10*k) |
LOGICAL_ADDR_ERRLOG_k (1) | RO | 32 | 0x004+(0x10*k) | 0x4A21 2004 + (0x10*k) | 0x4A20 E004 + (0x10*k) | 0x4A22 A004 + (0x10*k) |
REGUPDATE_CONTROL | RW | 32 | 0x040 | 0x4A21 2040 | 0x4A20 E040 | 0x4A22 A040 |
START_REGION_i (2) | RW | 32 | 0x080+(0x10*i) | 0x4A21 2080 + (0x10*i) | 0x4A20 E080 + (0x10*i) | 0x4A22 A080 + (0x10*i) |
END_REGION_i (2) | RW | 32 | 0x084+(0x10*i) | 0x4A21 2084 + (0x10*i) | 0x4A20 E084 + (0x10*i) | 0x4A22 A084 + (0x10*i) |
MRM_PERMISSION_REGION_HIGH_j (3) | RW | 32 | 0x08C+(0x10*j) | 0x4A21 208C + (0x10*j) | 0x4A20 E08C + (0x10*j) | 0x4A22 A08C + (0x10*j) |
MRM_PERMISSION_REGION_LOW_j (3) | RW | 32 | 0x088+(0x10*j) | 0x4A21 2088 + (0x10*j) | 0x4A20 E088 + (0x10*j) | 0x4A22 A088 + (0x10*j) |
Register Name | Type | Register Width (Bits) | Address Offset | EMIF_OCP_FW L3_MAIN Physical Address | MA_MPU_NTTP_FW L3_MAIN Physical Address | PCIE1_FW L3_MAIN Physical Address |
---|---|---|---|---|---|---|
ERROR_LOG_k (1) | RW | 32 | 0x000+(0x10*k) | 0x4A20 C000 + (0x10*k) | 0x4A20 A000 + (0x10*k) | 0x4A16 5000 + (0x10*k) |
LOGICAL_ADDR_ERRLOG_k (1) | RO | 32 | 0x004+(0x10*k) | 0x4A20 C004 + (0x10*k) | 0x4A20 A004 + (0x10*k) | 0x4A16 5004 + (0x10*k) |
REGUPDATE_CONTROL | RW | 32 | 0x040 | 0x4A20 C040 | 0x4A20 A040 | 0x4A16 5040 |
START_REGION_i (2) | RW | 32 | 0x080+(0x10*i) | 0x4A20 C080 + (0x10*i) | 0x4A20 A080 + (0x10*i) | 0x4A16 5080 + (0x10*i) |
END_REGION_i (2) | RW | 32 | 0x084+(0x10*i) | 0x4A20 C084 + (0x10*i) | 0x4A20 A084 + (0x10*i) | 0x4A16 5084 + (0x10*i) |
MRM_PERMISSION_REGION_HIGH_j (3) | RW | 32 | 0x08C+(0x10*j) | 0x4A20 C08C + (0x10*j) | 0x4A20 A08C + (0x10*j) | 0x4A16 508C + (0x10*j) |
MRM_PERMISSION_REGION_LOW_j (3) | RW | 32 | 0x088+(0x10*j) | 0x4A20 C088 + (0x10*j) | 0x4A20 A088 + (0x10*j) | 0x4A16 5088 + (0x10*j) |
Register Name | Type | Register Width (Bits) | Address Offset | PCIE2_FW L3_MAIN Physical Address | QSPI_FW L3_MAIN Physical Address | EDMA_TPCC_FW L3_MAIN Physical Address |
---|---|---|---|---|---|---|
ERROR_LOG_k (1) | RW | 32 | 0x000+(0x10*k) | 0x4A15 9000 + (0x10*k) | 0x4A17 9000 + (0x10*k) | 0x4A16 1000 + (0x10*k) |
LOGICAL_ADDR_ERRLOG_k (1) | RO | 32 | 0x004+(0x10*k) | 0x4A15 9004 + (0x10*k) | 0x4A17 9004 + (0x10*k) | 0x4A16 1004 + (0x10*k) |
REGUPDATE_CONTROL | RW | 32 | 0x040 | 0x4A15 9040 | 0x4A17 9040 | 0x4A16 1040 |
START_REGION_i (2) | RW | 32 | 0x080+(0x10*i) | 0x4A15 9080 + (0x10*i) | - | - |
END_REGION_i (2) | RW | 32 | 0x084+(0x10*i) | 0x4A15 9084 + (0x10*i) | - | - |
MRM_PERMISSION_REGION_HIGH_j (3) | RW | 32 | 0x08C+(0x10*j) | 0x4A15 908C + (0x10*j) | 0x4A17 908C + (0x10*j) | 0x4A16 108C + (0x10*j) |
MRM_PERMISSION_REGION_LOW_j (3) | RW | 32 | 0x088+(0x10*j) | 0x4A15 9088 + (0x10*j) | 0x4A17 9088 + (0x10*j) | 0x4A16 1088 + (0x10*j) |
Register Name | Type | Register Width (Bits) | Address Offset | TPTC_FW L3_MAIN Physical Address | VCP1_FW L3_MAIN Physical Address | VCP2_FW L3_MAIN Physical Address |
---|---|---|---|---|---|---|
ERROR_LOG_k (1) | RW | 32 | 0x000+(0x10*k) | 0x4A16 3000+(0x10*k) | 0x4A15 D000+(0x10*k) | 0x4A15 F000+(0x10*k) |
LOGICAL_ADDR_ERRLOG_k (1) | RO | 32 | 0x004+(0x10*k) | 0x4A16 3004+(0x10*k) | 0x4A15 D004+(0x10*k) | 0x4A15 F004+(0x10*k) |
REGUPDATE_CONTROL | RW | 32 | 0x040 | 0x4A16 3040 | 0x4A15 D040 | 0x4A15 F040 |
START_REGION_i (2) | RW | 32 | 0x080+(0x10*i) | 0x4A16 3080+(0x10*i) | - | - |
END_REGION_i (2) | RW | 32 | 0x084+(0x10*i) | 0x4A16 3084+(0x10*i) | - | - |
MRM_PERMISSION_REGION_HIGH_j (2) | RW | 32 | 0x08C+(0x10*j) | 0x4A16 308C+(0x10*j) | 0x4A15 D08C+(0x10*j) | 0x4A15 F08C+(0x10*j) |
MRM_PERMISSION_REGION_LOW_j (2) | RW | 32 | 0x088+(0x10*j) | 0x4A16 3088+(0x10*j) | 0x4A15 D088+(0x10*j) | 0x4A15 F088+(0x10*j) |