SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Figure 24-103 shows the integration of the QSPI module in the device.
Table 24-278 through Table 24-280 summarize the integration of the QSPI in the device.
Module Instance | Attributes | ||
Power Domain | Wake-Up Capability | Interconnect | |
QSPI | PD_COREAON | Yes | L3_MAIN |
Clocks | ||||
Module Instance | Destination Signal Name | Source Signal Name | Source | Description |
QSPI | QSPI_ICLK | L4PER2_L3_GICLK | PRCM | Interface clock for the QSPI |
QSPI_FCLK | QSPI_GFCLK | PRCM | Functional clock for the QSPI | |
Resets | ||||
Module Instance | Destination Signal Name | Source Signal Name | Source | Description |
QSPI | QSPI_RST | L4PER_RST | PRCM | Asynchronous reset signal for the QSPI |
Interrupt Requests | ||||
Module Instance | Source Signal Name | Destination IRQ_CROSSBAR Input | Default Mapping | Description |
QSPI | QSPI_IRQ | IRQ_CROSSBAR_343 | – | QSPI interrupt request |
The Default Mapping column in Table 24-280 shows the default mapping of module IRQ source signals. These IRQ source
signals can also be mapped to other lines of each device interrupt controller
(INTC) through the IRQ_CROSSBAR module.
For more
information about the IRQ_CROSSBAR module, see IRQ_CROSSBAR Module Functional
Description, in Control Module.
For more information about the device INTCs, see
Interrupt Controllers.
For the description of the interrupt source, see Section 24.5.4.3, QSPI Interrupt Requests.