SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Table 3-219 lists for each module of the clock domain the clocks the module receives and their role (that is, functional or interface clock).
Module | Clock | Clock Type |
---|---|---|
SPINLOCK | L4CFG_L3_GICLK | Interface(1) |
L4_CFG interconnect | L4CFG_L3_GICLK | Interface(1) |
MAILBOX(1 to 13) | L4CFG_L3_GICLK | Interface(1) |
OCP2SCP2 | L4CFG_L4_GICLK | Interface |
Table 3-220 lists the supported wake-up request generation capability for each module of the clock domain.
Module | Wake-Up Feature |
---|---|
SPINLOCK | None |
L4_CFG interconnect | None |
MAILBOX1 | None |
MAILBOX2 | None |
MAILBOX3 | None |
MAILBOX4 | None |
MAILBOX5 | None |
MAILBOX6 | None |
MAILBOX7 | None |
MAILBOX8 | None |
MAILBOX9 | None |
MAILBOX10 | None |
MAILBOX11 | None |
MAILBOX12 | None |
MAILBOX13 | None |
OCP2SCP2 | None |
Table 3-221 lists the supported clock-management modes and associated software control bit fields for each module of the power domain.
Module | Clock-Management Protocol | Status Bit Field | Role |
---|---|---|---|
SPINLOCK | Slave | CM_L4CFG_SPINLOCK_CLKCTRL[17:16] IDLEST | Idle status |
L4_CFG interconnect | Slave | CM_L4CFG_L4_CFG_CLKCTRL[17:16] IDLEST | Idle status |
MAILBOX1 | Slave | CM_L4CFG_MAILBOX1_CLKCTRL[17:16] IDLEST | Idle status |
MAILBOX2 | Slave | CM_L4CFG_MAILBOX2_CLKCTRL[17:16] IDLEST | Idle status |
MAILBOX3 | Slave | CM_L4CFG_MAILBOX3_CLKCTRL[17:16] IDLEST | Idle status |
MAILBOX4 | Slave | CM_L4CFG_MAILBOX4_CLKCTRL[17:16] IDLEST | Idle status |
MAILBOX5 | Slave | CM_L4CFG_MAILBOX5_CLKCTRL[17:16] IDLEST | Idle status |
MAILBOX6 | Slave | CM_L4CFG_MAILBOX6_CLKCTRL[17:16] IDLEST | Idle status |
MAILBOX7 | Slave | CM_L4CFG_MAILBOX7_CLKCTRL[17:16] IDLEST | Idle status |
MAILBOX8 | Slave | CM_L4CFG_MAILBOX8_CLKCTRL[17:16] IDLEST | Idle status |
MAILBOX9 | Slave | CM_L4CFG_MAILBOX9_CLKCTRL[17:16] IDLEST | Idle status |
MAILBOX10 | Slave | CM_L4CFG_MAILBOX10_CLKCTRL[17:16] IDLEST | Idle status |
MAILBOX11 | Slave | CM_L4CFG_MAILBOX11_CLKCTRL[17:16] IDLEST | Idle status |
MAILBOX12 | Slave | CM_L4CFG_MAILBOX12_CLKCTRL[17:16] IDLEST | Idle status |
MAILBOX13 | Slave | CM_L4CFG_MAILBOX13_CLKCTRL[17:16] IDLEST | Idle status |
OCP2SCP2 | Slave | CM_L4CFG_OCP2SCP2_CLKCTRL[17:16] IDLEST | Idle status |
Table 3-222 lists the supported clock-management modes and associated software control bit fields for each module of the power domain.
Module | Disabled | Auto | Enabled | Control Bit Field | Access Type |
---|---|---|---|---|---|
SPINLOCK | N/A | Available | N/A | CM_L4CFG_SPINLOCK_CLKCTRL[1:0] MODULEMODE | Read only |
L4_CFG interconnect | N/A | Available | N/A | CM_L4CFG_L4_CFG_CLKCTRL[1:0] MODULEMODE | Read only |
MAILBOX1 | N/A | Available | N/A | CM_L4CFG_MAILBOX1_CLKCTRL[1:0] MODULEMODE | Read only |
MAILBOX2 | N/A | Available | N/A | CM_L4CFG_MAILBOX2_CLKCTRL[1:0] MODULEMODE | Read only |
MAILBOX3 | N/A | Available | N/A | CM_L4CFG_MAILBOX3_CLKCTRL[1:0] MODULEMODE | Read only |
MAILBOX4 | N/A | Available | N/A | CM_L4CFG_MAILBOX4_CLKCTRL[1:0] MODULEMODE | Read only |
MAILBOX5 | N/A | Available | N/A | CM_L4CFG_MAILBOX5_CLKCTRL[1:0] MODULEMODE | Read only |
MAILBOX6 | N/A | Available | N/A | CM_L4CFG_MAILBOX6_CLKCTRL[1:0] MODULEMODE | Read only |
MAILBOX7 | N/A | Available | N/A | CM_L4CFG_MAILBOX7_CLKCTRL[1:0] MODULEMODE | Read only |
MAILBOX8 | N/A | Available | N/A | CM_L4CFG_MAILBOX8_CLKCTRL[1:0] MODULEMODE | Read only |
MAILBOX9 | N/A | Available | N/A | CM_L4CFG_MAILBOX9_CLKCTRL[1:0] MODULEMODE | Read only |
MAILBOX10 | N/A | Available | N/A | CM_L4CFG_MAILBOX10_CLKCTRL[1:0] MODULEMODE | Read only |
MAILBOX11 | N/A | Available | N/A | CM_L4CFG_MAILBOX11_CLKCTRL[1:0] MODULEMODE | Read only |
MAILBOX12 | N/A | Available | N/A | CM_L4CFG_MAILBOX12_CLKCTRL[1:0] MODULEMODE | Read only |
MAILBOX13 | N/A | Available | N/A | CM_L4CFG_MAILBOX13_CLKCTRL[1:0] MODULEMODE | Read only |
OCP2SCP2 | N/A | Available | N/A | CM_L4CFG_OCP2SCP2_CLKCTRL[1:0] MODULEMODE | Read only |