SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Register Name | Type | Register Width (Bits) | Address Offset | PCIe_SS1_PL_CONF Physical Address |
---|---|---|---|---|
PCIECTRL_PL_LAT_REL_TIM | RW | 32 | 0x0000 0000 | 0x5100 0700 |
PCIECTRL_PL_VENDOR_SPECIFIC_DLLP | RW | 32 | 0x0000 0004 | 0x5100 0704 |
PCIECTRL_PL_PT_LNK_R | RW | 32 | 0x0000 0008 | 0x5100 0708 |
PCIECTRL_PL_ACK_FREQ_ASPM | RW | 32 | 0x0000 000C | 0x5100 070C |
PCIECTRL_PL_PT_LNK_CTRL_R | RW | 32 | 0x0000 0010 | 0x5100 0710 |
PCIECTRL_PL_LN_SKW_R | RW | 32 | 0x0000 0014 | 0x5100 0714 |
PCIECTRL_PL_SYMB_N_R | RW | 32 | 0x0000 0018 | 0x5100 0718 |
PCIECTRL_PL_SYMB_T_R | RW | 32 | 0x0000 001C | 0x5100 071C |
PCIECTRL_PL_FL_MSK_R2 | RW | 32 | 0x0000 0020 | 0x5100 0720 |
PCIECTRL_PL_OBNP_SUBREQ_CTRL | RW | 32 | 0x0000 0024 | 0x5100 0724 |
RESERVED | R | 32 | 0x0000 0028 | 0x5100 0728 |
RESERVED | R | 32 | 0x0000 002C | 0x5100 072C |
PCIECTRL_PL_TR_P_STS_R | R | 32 | 0x0000 0030 | 0x5100 0730 |
PCIECTRL_PL_TR_NP_STS_R | R | 32 | 0x0000 0034 | 0x5100 0734 |
PCIECTRL_PL_TR_C_STS_R | R | 32 | 0x0000 0038 | 0x5100 0738 |
PCIECTRL_PL_Q_STS_R | RW | 32 | 0x0000 003C | 0x5100 073C |
PCIECTRL_PL_VC_TR_A_R1 | R | 32 | 0x0000 0040 | 0x5100 0740 |
PCIECTRL_PL_VC_TR_A_R2 | R | 32 | 0x0000 0044 | 0x5100 0744 |
PCIECTRL_PL_VC0_PR_Q_C | RW | 32 | 0x0000 0048 | 0x5100 0748 |
PCIECTRL_PL_VC0_NPR_Q_C | RW | 32 | 0x0000 004C | 0x5100 074C |
PCIECTRL_PL_VC0_CR_Q_C | RW | 32 | 0x0000 0050 | 0x5100 0750 |
PCIECTRL_PL_WIDTH_SPEED_CTL | RW | 32 | 0x0000 010C | 0x5100 080C |
PCIECTRL_PL_PHY_STS_R | R | 32 | 0x0000 0110 | 0x5100 0810 |
PCIECTRL_PL_PHY_CTRL_R | RW | 32 | 0x0000 0114 | 0x5100 0814 |
PCIECTRL_PL_MSI_CTRL_ADDRESS | RW | 32 | 0x0000 0120 | 0x5100 0820 |
PCIECTRL_PL_MSI_CTRL_UPPER_ADDRESS | RW | 32 | 0x0000 0124 | 0x5100 0824 |
PCIECTRL_PL_MSI_CTRL_INT_ENABLE_N(1) | RW | 32 | 0x0000 0128 + (0xc*N) | 0x5100 0828 + (0xc*N) |
PCIECTRL_PL_MSI_CTRL_INT_MASK_N(1) | RW | 32 | 0x0000 012C + (0xc*N) | 0x5100 082C + (0xc*N) |
PCIECTRL_PL_MSI_CTRL_INT_STATUS_N(1) | RW | 32 | 0x0000 0130 + (0xc*N) | 0x5100 0830 + (0xc*N) |
PCIECTRL_PL_MSI_CTRL_GPIO | RW | 32 | 0x0000 0188 | 0x5100 0888 |
PCIECTRL_PL_PIPE_LOOPBACK | RW | 32 | 0x0000 01B8 | 0x5100 08B8 |
PCIECTRL_PL_DBI_RO_WR_EN | RW | 32 | 0x0000 01BC | 0x5100 08BC |
PCIECTRL_PL_AXIS_SLV_ERR_RESP | RW | 32 | 0x0000 01D0 | 0x5100 08D0 |
PCIECTRL_PL_AXIS_SLV_TIMEOUT | RW | 32 | 0x0000 01D4 | 0x5100 08D4 |
PCIECTRL_PL_IATU_INDEX | RW | 32 | 0x0000 0200 | 0x5100 0900 |
PCIECTRL_PL_IATU_REG_CTRL_1 | RW | 32 | 0x0000 0204 | 0x5100 0904 |
PCIECTRL_PL_IATU_REG_CTRL_2 | RW | 32 | 0x0000 0208 | 0x5100 0908 |
PCIECTRL_PL_IATU_REG_LOWER_BASE | RW | 32 | 0x0000 020C | 0x5100 090C |
PCIECTRL_PL_IATU_REG_UPPER_BASE | RW | 32 | 0x0000 0210 | 0x5100 0910 |
PCIECTRL_PL_IATU_REG_LIMIT | RW | 32 | 0x0000 0214 | 0x5100 0914 |
PCIECTRL_PL_IATU_REG_LOWER_TARGET | RW | 32 | 0x0000 0218 | 0x5100 0918 |
PCIECTRL_PL_IATU_REG_UPPER_TARGET | RW | 32 | 0x0000 021C | 0x5100 091C |
PCIECTRL_PL_IATU_REG_CTRL_3 | R | 32 | 0x0000 0220 | 0x5100 0920 |
Register Name | Type | Register Width (Bits) | Address Offset | PCIe_SS2_PL_CONF Physical Address |
---|---|---|---|---|
PCIECTRL_PL_LAT_REL_TIM | RW | 32 | 0x0000 0000 | 0x5180 0700 |
PCIECTRL_PL_VENDOR_SPECIFIC_DLLP | RW | 32 | 0x0000 0004 | 0x5180 0704 |
PCIECTRL_PL_PT_LNK_R | RW | 32 | 0x0000 0008 | 0x5180 0708 |
PCIECTRL_PL_ACK_FREQ_ASPM | RW | 32 | 0x0000 000C | 0x5180 070C |
PCIECTRL_PL_PT_LNK_CTRL_R | RW | 32 | 0x0000 0010 | 0x5180 0710 |
PCIECTRL_PL_LN_SKW_R | RW | 32 | 0x0000 0014 | 0x5180 0714 |
PCIECTRL_PL_SYMB_N_R | RW | 32 | 0x0000 0018 | 0x5180 0718 |
PCIECTRL_PL_SYMB_T_R | RW | 32 | 0x0000 001C | 0x5180 071C |
PCIECTRL_PL_FL_MSK_R2 | RW | 32 | 0x0000 0020 | 0x5180 0720 |
PCIECTRL_PL_OBNP_SUBREQ_CTRL | RW | 32 | 0x0000 0024 | 0x5180 0724 |
RESERVED | R | 32 | 0x0000 0028 | 0x5180 0728 |
RESERVED | R | 32 | 0x0000 002C | 0x5180 072C |
PCIECTRL_PL_TR_P_STS_R | R | 32 | 0x0000 0030 | 0x5180 0730 |
PCIECTRL_PL_TR_NP_STS_R | R | 32 | 0x0000 0034 | 0x5180 0734 |
PCIECTRL_PL_TR_C_STS_R | R | 32 | 0x0000 0038 | 0x5180 0738 |
PCIECTRL_PL_Q_STS_R | RW | 32 | 0x0000 003C | 0x5180 073C |
PCIECTRL_PL_VC_TR_A_R1 | R | 32 | 0x0000 0040 | 0x5180 0740 |
PCIECTRL_PL_VC_TR_A_R2 | R | 32 | 0x0000 0044 | 0x5180 0744 |
PCIECTRL_PL_VC0_PR_Q_C | RW | 32 | 0x0000 0048 | 0x5180 0748 |
PCIECTRL_PL_VC0_NPR_Q_C | RW | 32 | 0x0000 004C | 0x5180 074C |
PCIECTRL_PL_VC0_CR_Q_C | RW | 32 | 0x0000 0050 | 0x5180 0750 |
PCIECTRL_PL_WIDTH_SPEED_CTL | RW | 32 | 0x0000 010C | 0x5180 080C |
PCIECTRL_PL_PHY_STS_R | R | 32 | 0x0000 0110 | 0x5180 0810 |
PCIECTRL_PL_PHY_CTRL_R | RW | 32 | 0x0000 0114 | 0x5180 0814 |
PCIECTRL_PL_MSI_CTRL_ADDRESS | RW | 32 | 0x0000 0120 | 0x5180 0820 |
PCIECTRL_PL_MSI_CTRL_UPPER_ADDRESS | RW | 32 | 0x0000 0124 | 0x5180 0824 |
PCIECTRL_PL_MSI_CTRL_INT_ENABLE_N(1) | RW | 32 | 0x0000 0128 + (0xc*N) | 0x5180 0828 + (0xc*N) |
PCIECTRL_PL_MSI_CTRL_INT_MASK_N(1) | RW | 32 | 0x0000 012C + (0xc*N) | 0x5180 082C + (0xc*N) |
PCIECTRL_PL_MSI_CTRL_INT_STATUS_N(1) | RW | 32 | 0x0000 0130 + (0xc*N) | 0x5180 0830 + (0xc*N) |
PCIECTRL_PL_MSI_CTRL_GPIO | RW | 32 | 0x0000 0188 | 0x5180 0888 |
PCIECTRL_PL_PIPE_LOOPBACK | RW | 32 | 0x0000 01B8 | 0x5180 08B8 |
PCIECTRL_PL_DBI_RO_WR_EN | RW | 32 | 0x0000 01BC | 0x5180 08BC |
PCIECTRL_PL_AXIS_SLV_ERR_RESP | RW | 32 | 0x0000 01D0 | 0x5180 08D0 |
PCIECTRL_PL_AXIS_SLV_TIMEOUT | RW | 32 | 0x0000 01D4 | 0x5180 08D4 |
PCIECTRL_PL_IATU_INDEX | RW | 32 | 0x0000 0200 | 0x5180 0900 |
PCIECTRL_PL_IATU_REG_CTRL_1 | RW | 32 | 0x0000 0204 | 0x5180 0904 |
PCIECTRL_PL_IATU_REG_CTRL_2 | RW | 32 | 0x0000 0208 | 0x5180 0908 |
PCIECTRL_PL_IATU_REG_LOWER_BASE | RW | 32 | 0x0000 020C | 0x5180 090C |
PCIECTRL_PL_IATU_REG_UPPER_BASE | RW | 32 | 0x0000 0210 | 0x5180 0910 |
PCIECTRL_PL_IATU_REG_LIMIT | RW | 32 | 0x0000 0214 | 0x5180 0914 |
PCIECTRL_PL_IATU_REG_LOWER_TARGET | RW | 32 | 0x0000 0218 | 0x5180 0918 |
PCIECTRL_PL_IATU_REG_UPPER_TARGET | RW | 32 | 0x0000 021C | 0x5180 091C |
PCIECTRL_PL_IATU_REG_CTRL_3 | R | 32 | 0x0000 0220 | 0x5180 0920 |