SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Register Name | Type | Register Width (Bits) | Address Offset | EVE1_VCOP Base Address | EVE2_VCOP Base Address |
---|---|---|---|---|---|
VCOP_PID | R | 32 | 0x0000 0000 | 0x4208 4000 | 0x4218 4000 |
VCOP_CTRL | RW | 32 | 0x0000 0004 | 0x4208 4004 | 0x4218 4004 |
VCOP_STATUS | R | 32 | 0x0000 0008 | 0x4208 4008 | 0x4218 4008 |
VCOP_MAX_ITERS | RW | 32 | 0x0000 000C | 0x4208 400C | 0x4218 400C |
VCOP_ERROR | RW | 32 | 0x0000 0010 | 0x4208 4010 | 0x4218 4010 |
VCOP_VLOOP_PTR | R | 32 | 0x0000 0020 | 0x4208 4020 | 0x4218 4020 |
VCOP_PARAM_PTR | R | 32 | 0x0000 0024 | 0x4208 4024 | 0x4218 4024 |
VCOP_I0_I1 | R | 32 | 0x0000 0030 | 0x4208 4030 | 0x4218 4030 |
VCOP_I2_I3 | R | 32 | 0x0000 0034 | 0x4208 4034 | 0x4218 4034 |
VCOP_I4 | R | 32 | 0x0000 0038 | 0x4208 4038 | 0x4218 4038 |
VCOP_LD_PTR_i (1) | R | 32 | 0x0000 0040 + (0x4*i) | 0x4208 4040 + (0x4*i) | 0x4218 4040 + (0x4*i) |
VCOP_ST_PTR_j (2) | R | 32 | 0x0000 0060 + (0x4*j) | 0x4208 4060 + (0x4*j) | 0x4218 4060 + (0x4*j) |