SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Table 3-212 lists for each module of the clock domain the clocks the module receives and their role (that is, functional or interface clock).
Module | Clock | Clock Type |
---|---|---|
DSS | HDMI_DPLL_CLK | Functional |
DSS_GFCLK | Functional | |
HDMI_PHY_GFCLK | Functional | |
HDMI_CEC_GFCLK | Functional | |
VIDEO1_DPLL_CLK | Functional | |
VIDEO2_DPLL_CLK | Functional | |
DSS_L3_GICLK | Interface(1) | |
BB2D | BB2D_GFCLK | Functional |
DSS_L3_GICLK | Interface |
Table 3-213 lists the supported wake-up request generation capability for each module of the clock domain.
Module | Wake-Up Feature |
---|---|
DSS | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DSP2-IRQ, EVE1-IRQ, EVE2-IRQ, DMA_SYSTEM-DMA) |
BB2D | None |
Table 3-214 lists the supported clock-management modes and associated software control bit fields for each module of the power domain.
Module | Clock-Management Protocol | Status Bit Field | Role |
---|---|---|---|
DSS | Master/slave | CM_DSS_DSS_CLKCTRL[18] STBYST | Standby status |
CM_DSS_DSS_CLKCTRL[17:16] IDLEST | Idle status | ||
BB2D | Master/slave | CM_DSS_BB2D_CLKCTRL[18] STBYST | Standby status |
CM_DSS_BB2D_CLKCTRL[17:16] IDLEST | Idle status |
Table 3-215 lists the supported clock-management modes and associated software control bit fields for each module of the power domain.
Module | Disabled | Auto | Enabled | Control Bit Field | Access Type |
---|---|---|---|---|---|
DSS | Available | N/A | Available | CM_DSS_DSS_CLKCTRL[1:0] MODULEMODE | Read/write |
BB2D | Available | N/A | Available | CM_DSS_BB2D_CLKCTRL[1:0] MODULEMODE | Read/write |