SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
This section lists the clock synthesis and clock out divider parameters of the DPLL. For an explanation of the clock synthesis and output divider parameters of the DPLL module, see Section 3.6.3.3, Generic DPLL Overview.
Table 3-88 lists the clock synthesis parameters of the DPLL.
Parameter Name | Control Bit Field |
---|---|
M | CM_CLKSEL_DPLL_GMAC[18:8] DPLL_MULT |
N | CM_CLKSEL_DPLL_GMAC[6:0] DPLL_DIV |
Table 3-89 lists the clock output divider parameters of the DPLL.
Clock Output/Divider | Parameter Name | Control/Status Bit Field |
---|---|---|
CLKOUT_M2 | Status | CM_DIV_M2_DPLL_GMAC[9] CLKST |
CLKOUT_M2 | Divider control | CM_DIV_M2_DPLL_GMAC[4:0] DIVHS |
CLKOUT_M3 | Status | CM_DIV_M3_DPLL_GMAC[9] CLKST |
CLKOUT_M3 | Divider control | CM_DIV_M3_DPLL_GMAC[4:0] DIVHS |
CLKOUT_H11 | Status | CM_DIV_H11_DPLL_GMAC[9] CLKST |
CLKOUT_H11 | Divider control | CM_DIV_H11_DPLL_GMAC[5:0] DIVHS |
CLKOUT_H12 | Status | CM_DIV_H12_DPLL_GMAC[9] CLKST |
CLKOUT_H12 | Divider control | CM_DIV_H12_DPLL_GMAC[5:0] DIVHS |
CLKOUT_H13 | Status | CM_DIV_H13_DPLL_GMAC[9] CLKST |
CLKOUT_H13 | Divider control | CM_DIV_H13_DPLL_GMAC[5:0] DIVHS |