SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Global reset of the module is done at the power, reset, and clock management (PRCM) module level (for more information, see CD_L4PER1 Clock Domain) or by setting the HDQ_SYSCONFIG[1] SOFTRESET bit to 1. Setting this bit enables an active software reset functionality equivalent to a hardware reset. The HDQ1W_FCLK functional clock must be enabled from the PRCM level and locally through the HDQ_CTRL_STATUS[5] CLOCKENABLE bit (set to 1) for the software reset to complete.