SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
The PRCM module clock sources/generators are split into the following parts:
Clock Name | Source | Frequency | Note |
---|---|---|---|
FUNC_32K_CLK | SYS_CLK1/610 | 32 KHz | See Section 3.6.3.1, PRM Clock Source |
SYS_CLK1 | xi_osc0 | 19.2 MHz; 20 MHz; 27 MHz | See Section 3.6.3.1, PRM Clock Source |
SYS_CLK2 | xi_osc1 | (19.2 - 32) MHz | See Section 3.6.3.1, PRM Clock Source |
OSC_32K_CLK(1) | On-die 32K RC Osc | 32 KHz | See Section 3.6.3.2.2, CM_CORE_ AON_CLKOUTMUX Overview |
FUNC_96M_AON_CLK | DPLL_PER | 96 MHz | See Section 3.6.3.4, DPLL_PER Description |
FUNC_192M_CLK | DPLL_PER | 192 MHz | See Section 3.6.3.4, DPLL_PER Description |
FUNC_128M_CLK | DPLL_PER | 128 MHz | See Section 3.6.3.4, DPLL_PER Description |
CORE_CLK | DPLL_CORE | 532 MHz | See Figure 3-10, DPLL_CORE Description |