SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
This section describes module integration in the device, including information about clocks, resets, and hardware requests.
Figure 15-3 shows the integration of DMM in the device.
For more information about the slave idle protocol, see Power, Reset, and Clock Management.
Table 15-1 through Table 15-3 summarize the integration of DMM in the device.
Module Instance | Attributes | ||
Power Domain | Wake-Up Capability | Interconnect | |
DMM | PD_COREAON | No | L3_MAIN |
Clocks | ||||
Module Instance | Destination Signal Name | Source Signal Name | Source | Description |
DMM | DMM_CLK | EMIF_L3_GICLK | PRCM | DMM interface and functional clock. For information about power, reset, and clock management (PRCM) module clock gating and management, see Power, Reset, and Clock Management. |
Resets | ||||
Module Instance | Destination Signal Name | Source Signal Name | Source | Description |
DMM | DMM_RST | CORE_RST | PRCM | Functional reset. For information about PRCM reset sources and distribution, see Power, Reset, and Clock Management. |
DMM | DMM_RET_RST | CORE_RET_RST | PRCM | Reset for the following registers: |
DMM_SYSCONFIG | ||||
DMM_LISA_LOCK | ||||
DMM_LISA_MAP_i | ||||
DMM_TILER_OR0 | ||||
DMM_TILER_OR1 | ||||
DMM_PAT_VIEW0 | ||||
DMM_PAT_VIEW1 | ||||
DMM_PAT_VIEW_MAP_i | ||||
DMM_PAT_VIEW_MAP_BASE | ||||
DMM_PAT_DESCR_i | ||||
DMM_PAT_AREA_i | ||||
DMM_PAT_CTRL_i | ||||
DMM_PAT_DATA_i | ||||
DMM_PEG_PRIO_k | ||||
DMM_PEG_PRIO_PAT | ||||
For information about PRCM reset sources and distribution, see Power, Reset, and Clock Management. |
Interrupt Requests | ||||
Module Instance | Source Signal Name | IRQ_CROSSBAR | Destination Signal Name | Description |
DMM | DMM_IRQ | IRQ_CROSSBAR_108 | MPU_IRQ_113 | DMM interrupt to IRQ_CROSSBAR |
DMM_IRQ | IRQ_CROSSBAR_108 | IPU_IRQ_64 | DMM interrupt to IRQ_CROSSBAR | |
No DMA Requests |