SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Table 3-147 lists the clock domain modes supported by the clock domain.
NO_SLEEP | SW_SLEEP | SW_WKUP | HW_AUTO |
---|---|---|---|
Available | Available | Available | Available |
Table 3-148 lists the clock domain state transition control and status bits for the clock in this clock domain.
Parameter Name | Control/Status Bit Field |
---|---|
TIMER10_GFCLK clock status | CM_L4PER_CLKSTCTRL[9] CLKACTIVITY_TIMER10_GFCLK |
TIMER11_GFCLK clock status | CM_L4PER_CLKSTCTRL[10] CLKACTIVITY_TIMER11_GFCLK |
TIMER2_GFCLK clock status | CM_L4PER_CLKSTCTRL[11] CLKACTIVITY_TIMER2_GFCLK |
TIMER3_GFCLK clock status | CM_L4PER_CLKSTCTRL[12] CLKACTIVITY_TIMER3_GFCLK |
TIMER4_GFCLK clock status | CM_L4PER_CLKSTCTRL[13] CLKACTIVITY_TIMER4_GFCLK |
TIMER9_GFCLK clock status | CM_L4PER_CLKSTCTRL[14] CLKACTIVITY_TIMER9_GFCLK |
L4PER_L3_GICLK clock status | CM_L4PER_CLKSTCTRL[8] CLKACTIVITY_L4PER_L3_GICLK |
PER_12M_GFCLK clock status | CM_L4PER_CLKSTCTRL[19] CLKACTIVITY_PER_12M_GFCLK |
L4PER_32K_GFCLK clock status | CM_L4PER_CLKSTCTRL[27] CLKACTIVITY_PER_32K_GFCLK |
PER_48M_GFCLK clock status | CM_L4PER_CLKSTCTRL[20] CLKACTIVITY_PER_48M_GFCLK |
PER_96M_GFCLK clock status | CM_L4PER_CLKSTCTRL[21] CLKACTIVITY_PER_96M_GFCLK |
GPIO_GFCLK clock status | CM_L4PER_CLKSTCTRL[24] CLKACTIVITY_GPIO_GFCLK |
UART1_GFCLK clock status | CM_L4PER_CLKSTCTRL[15] CLKACTIVITY_UART1_GFCLK |
UART2_GFCLK clock status | CM_L4PER_CLKSTCTRL[16] CLKACTIVITY_UART2_GFCLK |
UART3_GFCLK clock status | CM_L4PER_CLKSTCTRL[17] CLKACTIVITY_UART3_GFCLK |
UART4_GFCLK clock status | CM_L4PER_CLKSTCTRL[18] CLKACTIVITY_UART4_GFCLK |
UART5_GFCLK clock status | CM_L4PER_CLKSTCTRL[26] CLKACTIVITY_UART5_GFCLK |
MMC3_GFCLK clock status | CM_L4PER_CLKSTCTRL[22] CLKACTIVITY_MMC3_GFCLK |
MMC4_GFCLK clock status | CM_L4PER_CLKSTCTRL[23] CLKACTIVITY_MMC4_GFCLK |
Clock Domain State Transition Control | CM_L4PER_CLKSTCTRL[1:0] CLKTRCTRL |