SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Writing data at the GPMC_NAND_ADDRESS_i location (where i = 0 to 7) places the data as the NAND partial address value on the bus, using a regular asynchronous write access.
Figure 15-81 shows the NAND address latch cycle.
ALE is shared with the nADV output signal and has an inverted polarity from ADV. The NAND qualifier deals with this. During the asynchronous NAND data access cycle, ALE is kept stable.