SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Table 3-225 lists for each module of the clock domain the clocks the module receives and their role (that is, functional or interface clock).
Module | Clock | Clock Type |
---|---|---|
L3_MAIN_2 interconnect | L3INSTR_L3_GICLK | Interface |
L3INSTR_L4_GICLK | Interface | |
L3_INSTR interconnect | L3INSTR_L3_GICLK | Interface |
OCP_WP_NOC | L3INSTR_L3_GICLK | Interface |
L3INSTR_L4_GICLK | Interface | |
DLL_AGING | L3INSTR_DLL_AGING_GCLK | Interface |
CTRL_MODULE_BANDGAP | L3INSTR_TS_GCLK | Interface |
Table 3-226 lists the supported wake-up request generation capability for each module of the clock domain.
Module | Wake-Up Feature |
---|---|
L3_MAIN_2 interconnect | None |
L3_INSTR interconnect | None |
OCP_WP_NOC | None |
DLL_AGING | None |
CTRL_MODULE_BANDGAP | None |
Table 3-227 lists the supported clock-management modes and associated software control bit fields for each module of the power domain.
Module | Clock-Management Protocol | Status Bit Field | Role |
---|---|---|---|
L3_MAIN_3 interconnect | Slave | CM_L3INSTR_L3_MAIN_2_CLKCTRL[17:16] IDLEST | Idle status |
CM_L3INSTR_L3_MAIN_2_CLKCTRL_RESTORE[17:16] IDLEST | Idle status | ||
L3_INSTR interconnect | Slave | CM_L3INSTR_L3_INSTR_CLKCTRL[17:16] IDLEST | Idle status |
CM_L3INSTR_L3_INSTR_CLKCTRL_RESTORE[17:16] IDLEST | Idle status | ||
OCP_WP_NOC | Slave | CM_L3INSTR_OCP_WP_NOC_CLKCTRL[17:16] IDLEST | Idle status |
CM_L3INSTR_OCP_WP_NOC_CLKCTRL_RESTORE[17:16] IDLEST | Idle status | ||
DLL_AGING | Slave | CM_L3INSTR_DLL_AGING_CLKCTRL[17:16] IDLEST | Idle status |
CTRL_MODULE_BANDGAP | Slave | CM_L3INSTR_CTRL_MODULE_BANDGAP_CLKCTRL[17:16] IDLEST | Idle status |
Table 3-228 lists the supported clock-management modes and associated software control bit fields for each module of the power domain.
Module | Disabled | Auto | Enabled | Control Bit Field | Access Type |
---|---|---|---|---|---|
L3_MAIN_2 interconnect | Available | Available | N/A | CM_L3INSTR_L3_MAIN_2_CLKCTRL[1:0] MODULEMODE | Read/write |
L3_MAIN_2 interconnect | Available | Available | N/A | CM_L3INSTR_L3_MAIN_2_CLKCTRL_RESTORE[1:0] MODULEMODE | Read/write |
L3_INSTR interconnect | Available | Available | N/A | CM_L3INSTR_L3_INSTR_CLKCTRL[1:0] MODULEMODE | Read/write |
L3_INSTR interconnect | Available | Available | N/A | CM_L3INSTR_L3_INSTR_CLKCTRL_RESTORE[1:0] MODULEMODE | Read/write |
OCP_WP_NOC | Available | Available | N/A | CM_L3INSTR_OCP_WP_NOC_CLKCTRL[1:0] MODULEMODE | Read/write |
OCP_WP_NOC | Available | Available | N/A | CM_L3INSTR_OCP_WP_NOC_CLKCTRL_RESTORE[1:0] MODULEMODE | Read/write |
DLL_AGING | N/A | Available | N/A | CM_L3INSTR_DLL_AGING_CLKCTRL[1:0] MODULEMODE | Read only |
CTRL_MODULE_BANDGAP | N/A | Available | N/A | CM_L3INSTR_CTRL_MODULE_BANDGAP_CLKCTRL[1:0] MODULEMODE | Read only |