SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Table 3-254 lists for each module of the clock domain the clocks the module receives and their role (that is, functional or interface clock).
Module | Clock | Clock Type |
---|---|---|
IPU1 | IPU1_GFCLK | Interface and Functional |
IPU1_GFCLKDIV2(1) | Interface and Functional |
Table 3-255 lists the supported wake-up request generation capability for each module of the clock domain.
Module | Wake-Up Feature |
---|---|
IPU1 | Master wake-up request |
Table 3-256 lists the supported clock-management modes and associated software control bit fields for each module of the power domain.
Module | Clock-Management Protocol | Status Bit Field | Role |
---|---|---|---|
IPU1 | Master/slave | CM_IPU1_IPU1_CLKCTRL[18] STBYST | Standby status |
CM_IPU1_IPU1_CLKCTRL[17:16] IDLEST | Idle status | ||
CM_IPU1_IPU1_CLKCTRL[24] CLKSEL | Select the timer functional clock |
Table 3-257 lists the supported clock-management modes and associated software control bit fields for each module of the power domain.
Module | Disabled | Auto | Enabled | Control Bit Field | Access Type |
---|---|---|---|---|---|
IPU1 | Available | Available | N/A | CM_IPU1_IPU1_CLKCTRL[1:0] MODULEMODE | Read/write |