SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Register Name | Type | Register Width (bits) | Address offset for FlAGMUX | CLK3_FLAGMUX_STATCOLL L3_MAIN Physical Address |
---|---|---|---|---|
L3_STCOL_STDHOSTHDR_COREREG | R | 32 | 0x0100 0500 | 0x4500 0500 |
L3_STCOL_STDHOSTHDR_VERSIONREG | R | 32 | 0x0100 0504 | 0x4500 0504 |
L3_STCOL_MASK0 | RW | 32 | 0x0100 0508 | 0x4500 0508 |
L3_STCOL_REGERR0 | R | 32 | 0x0100 050C | 0x4500 050C |
Register Name | Type | Register Width (Bits) | Address Offset for SDRAM | CLK2_STATCOLL0 L3_MAIN Physical Address | CLK2_STATCOLL1 L3_MAIN Physical Address | CLK2_STATCOLL2 L3_MAIN Physical Address | CLK2_STATCOLL3 L3_MAIN Physical Address | CLK2_STATCOLL4 L3_MAIN Physical Address |
---|---|---|---|---|---|---|---|---|
L3_STCOL_STDHOSTHDR_COREREG | R | 32 | 0x0000 0000 | 0x4500 1 000 | 0x4500 2000 | 0x4500 3000 | 0x4500 4000 | 0x4500 5000 |
L3_STCOL_STDHOSTHDR_VERSIONREG | R | 32 | 0x0000 0004 | 0x4500 1004 | 0x4500 2004 | 0x4500 3004 | 0x4500 4004 | 0x4500 5004 |
L3_STCOL_EN | RW | 32 | 0x0000 0008 | 0x4500 1008 | 0x4500 2008 | 0x4500 3008 | 0x4500 4008 | 0x4500 5008 |
L3_STCOL_SOFTEN | RW | 32 | 0x0000 000C | 0x4500 100C | 0x4500 200C | 0x4500 300C | 0x4500 400C | 0x4500 500C |
L3_STCOL_IGNORESUSPEND | RW | 32 | 0x0000 0010 | 0x4500 1010 | 0x4500 2010 | 0x4500 3010 | 0x4500 4010 | 0x4500 5010 |
L3_STCOL_TRIGEN | RW | 32 | 0x0000 0014 | 0x4500 1014 | 0x4500 2014 | 0x4500 3014 | 0x4500 4014 | 0x4500 5014 |
L3_STCOL_REQEVT | RW | 32 | 0x0000 0018 | 0x4500 1018 | 0x4500 2018 | 0x4500 3018 | 0x4500 4018 | 0x4500 5018 |
L3_STCOL_RSPEVT | RW | 32 | 0x0000 001C | 0x4500 101C | 0x4500 201C | 0x4500 301C | 0x4500 401C | 0x4500 501C |
L3_STCOL_EVTMUX_SEL0 | RW | 32 | 0x0000 0020 | 0x45001020 | 0x4500 2020 | 0x4500 3020 | 0x4500 4020 | 0x4500 5020 |
L3_STCOL_EVTMUX_SEL1 | RW | 32 | 0x0000 0024 | 0x4500 1024 | 0x4500 2024 | 0x4500 3024 | 0x4500 4024 | 0x4500 5024 |
L3_STCOL_EVTMUX_SEL2 | RW | 32 | 0x0000 0028 | 0x4500 1028 | 0x4500 2028 | 0x4500 3028 | 0x4500 4028 | 0x4500 5028 |
L3_STCOL_EVTMUX_SEL3 | RW | 32 | 0x0000 002C | 0x4500 102C | 0x4500 202C | 0x4500 302C | 0x4500 402C | 0x4500 502C |
L3_STCOL_EVTMUX_SEL4 | RW | 32 | 0x0000 0030 | 0x4500 1030 | 0x4500 2030 | N/A | 0x4500 4030 | N/A |
L3_STCOL_EVTMUX_SEL5 | RW | 32 | 0x0000 0034 | 0x4500 1034 | 0x4500 2034 | N/A | 0x4500 4034 | N/A |
L3_STCOL_EVTMUX_SEL6 | RW | 32 | 0x0000 0038 | 0x4500 1038 | N/A | N/A | 0x4500 4038 | N/A |
L3_STCOL_EVTMUX_SEL7 | RW | 32 | 0x0000 003C | 0x4500 103C | N/A | N/A | 0x4500 403C | N/A |
L3_STCOL_DUMP_IDENTIFIER | R | 32 | 0x0000 0040 | 0x4500 1040 | 0x4500 2040 | 0x4500 3040 | 0x4500 4040 | 0x4500 5040 |
L3_STCOL_DUMP_COLLECTTIME | RW | 32 | 0x0000 0044 | 0x4500 1044 | 0x4500 2044 | 0x4500 3044 | 0x4500 4044 | 0x4500 5044 |
L3_STCOL_DUMP_SLVADDR | R | 32 | 0x0000 0048 | 0x4500 1048 | 0x4500 2048 | 0x4500 3048 | 0x4500 4048 | 0x4500 5048 |
L3_STCOL_DUMP_MSTADDR | R | 32 | 0x0000 004C | 0x4500 104C | 0x4500 204C | 0x4500 304C | 0x4500 404C | 0x4500 504C |
L3_STCOL_DUMP_SLVOFS | RW | 32 | 0x0000 0050 | 0x4500 1050 | 0x4500 2050 | 0x4500 3050 | 0x4500 4050 | 0x4500 5050 |
L3_STCOL_DUMP_MODE | RW | 32 | 0x0000 0054 | 0x4500 1054 | 0x4500 2054 | 0x4500 3054 | 0x4500 4054 | 0x4500 5054 |
L3_STCOL_DUMP_SEND | RW | 32 | 0x0000 0058 | 0x4500 1058 | 0x4500 2058 | 0x4500 3058 | 0x4500 4058 | 0x4500 5058 |
L3_STCOL_DUMP_DISABLE | RW | 32 | 0x0000 005C | 0x4500 105C | 0x4500 205C | 0x4500 305C | 0x4500 405C | 0x4500 505C |
L3_STCOL_DUMP_ALARM_TRIG | RW | 32 | 0x0000 0060 | 0x4500 1060 | 0x4500 2060 | 0x4500 3060 | 0x4500 4060 | 0x4500 5060 |
L3_STCOL_DUMP_ALARM_MINVAL | RW | 32 | 0x0000 0064 | 0x4500 1064 | 0x4500 2064 | 0x4500 3064 | 0x4500 4064 | 0x4500 5064 |
L3_STCOL_DUMP_ALARM_MAXVAL | RW | 32 | 0x0000 0068 | 0x4500 1068 | 0x4500 2068 | 0x4500 3068 | 0x4500 4068 | 0x4500 5068 |
L3_STCOL_DUMP_ALARM_MODE0 | RW | 32 | 0x0000 006C | 0x4500 106C | 0x4500 206C | 0x4500 306C | 0x4500 406C | 0x4500 506C |
L3_STCOL_DUMP_ALARM_MODE1 | RW | 32 | 0x0000 0070 | 0x4500 1070 | 0x4500 2070 | 0x4500 3070 | 0x4500 4070 | 0x4500 5070 |
L3_STCOL_DUMP_ALARM_MODE2 | RW | 32 | 0x0000 0074 | 0x4500 1074 | 0x4500 2074 | 0x4500 3074 | 0x4500 4074 | 0x4500 5074 |
L3_STCOL_DUMP_ALARM_MODE3 | RW | 32 | 0x0000 0078 | 0x4500 1078 | 0x4500 2078 | 0x4500 3078 | 0x4500 4078 | 0x4500 5078 |
L3_STCOL_DUMP_ALARM_MODE4 | RW | 32 | 0x0000 007C | 0x4500 107C | 0x4500 207C | N/A | 0x4500 407C | N/A |
L3_STCOL_DUMP_ALARM_MODE5 | RW | 32 | 0x0000 0080 | 0x4500 1080 | 0x4500 2080 | N/A | 0x4500 4080 | N/A |
L3_STCOL_DUMP_ALARM_MODE6 | RW | 32 | 0x0000 0084 | 0x4500 1084 | N/A | N/A | 0x4500 4084 | N/A |
L3_STCOL_DUMP_ALARM_MODE7 | RW | 32 | 0x0000 0088 | 0x4500 1088 | N/A | N/A | 0x4500 4088 | N/A |
L3_STCOL_DUMP_CNT0 | R | 32 | 0x0000 008C | 0x4500 108C | 0x4500 208C | 0x4500 308C | 0x4500 408C | 0x4500 508C |
L3_STCOL_DUMP_CNT1 | R | 32 | 0x0000 0090 | 0x4500 1090 | 0x4500 2090 | 0x4500 3090 | 0x4500 4090 | 0x4500 5090 |
L3_STCOL_DUMP_CNT2 | R | 32 | 0x0000 0094 | 0x4500 1094 | 0x4500 2094 | 0x4500 3094 | 0x4500 4094 | 0x4500 5094 |
L3_STCOL_DUMP_CNT3 | R | 32 | 0x0000 0098 | 0x4500 1098 | 0x4500 2098 | 0x4500 3098 | 0x4500 4098 | 0x4500 5098 |
L3_STCOL_DUMP_CNT4 | R | 32 | 0x0000 009C | 0x4500 109C | 0x4500 209C | N/A | 0x4500 409C | N/A |
L3_STCOL_DUMP_CNT5 | R | 32 | 0x0000 00A0 | 0x4500 10A0 | 0x4500 20A0 | N/A | 0x4500 40A0 | N/A |
L3_STCOL_DUMP_CNT6 | R | 32 | 0x0000 00A4 | 0x4500 10A4 | N/A | N/A | 0x4500 40A4 | N/A |
L3_STCOL_DUMP_CNT7 | R | 32 | 0x0000 00A8 | 0x4500 10A8 | N/A | N/A | 0x4500 40A8 | N/A |
L3_STCOL_FILTER_i_GLOBALEN (1) | RW | 32 | 0x0000 00AC + (0x158*i) | 0x4500 10AC + (0x158*i) | 0x4500 20AC + (0x158*i) | 0x4500 30AC + (0x158*i) | 0x4500 40AC + (0x158*i) | 0x4500 50AC + (0x158*i) |
L3_STCOL_FILTER_i_ADDRMIN(1) | RW | 32 | 0x0000 00B0 + (0x158*i) | 0x4500 10B0 + (0x158*i) | 0x4500 20B0 + (0x158*i) | 0x4500 30B0 + (0x158*i) | 0x4500 40B0 + (0x158*i) | 0x4500 50B0 + (0x158*i) |
L3_STCOL_FILTER_i_ADDRMAX(1) | RW | 32 | 0x0000 00B4 + (0x158*i) | 0x4500 10B4 + (0x158*i) | 0x4500 20B4 + (0x158*i) | 0x4500 30B4 + (0x158*i) | 0x4500 40B4 + (0x158*i) | 0x4500 50B4 + (0x158*i) |
L3_STCOL_FILTER_i_ADDREN(1) | RW | 32 | 0x0000 00B8 + (0x158*i) | 0x4500 10B8 + (0x158*i) | 0x4500 20B8 + (0x158*i) | 0x4500 30B8 + (0x158*i) | 0x4500 40B8 + (0x158*i) | 0x4500 50B8 + (0x158*i) |
L3_STCOL_FILTER_i_EN_k (1)(3) | RW | 32 | 0x0000 00BC + (0x158*i) + (0x44*k) | 0x4500 10BC + (0x158*i) + (0x44*k) | 0x4500 20BC + (0x158*i) + (0x44*k) | 0x4500 30BC + (0x158*i) + (0x44*k) | 0x4500 40BC + (0x158*i) + (0x44*k) | 0x4500 50BC + (0x158*i) + (0x44*k) |
L3_STCOL_FILTER_i_MASK_m_RD (1)(2) | RW | 32 | 0x0000 00C0 + (0x158*i) + (0x44*m) | 0x4500 10C0 + (0x158*i) + (0x44*m) | 0x4500 20C0 + (0x158*i) + (0x44*m) | 0x4500 30C0 + (0x158*i) + (0x44*m) | 0x4500 40C0 + (0x158*i) + (0x44*m) | 0x4500 50C0 + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MASK_m_WR (1)(2) | RW | 32 | 0x0000 00C4 + (0x158*i) + (0x44*m) | 0x4500 10C4 + (0x158*i) + (0x44*m) | 0x4500 20C4 + (0x158*i) + (0x44*m) | 0x4500 30C4 + (0x158*i) + (0x44*m) | 0x4500 40C4 + (0x158*i) + (0x44*m) | 0x4500 50C4 + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MASK_m_MSTADDR(1)(2) | RW | 32 | 0x0000 00C8 + (0x158*i) + (0x44*m) | 0x4500 10C8 + (0x158*i) + (0x44*m) | 0x4500 20C8 + (0x158*i) + (0x44*m) | 0x4500 30C8 + (0x158*i) + (0x44*m) | 0x4500 40C8 + (0x158*i) + (0x44*m) | 0x4500 50C8 + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MASK_m_SLVADDR(1)(2) | RW | 32 | 0x0000 00CC + (0x158*i) + (0x44*m) | N/A | 0x4500 20CC + (0x158*i) + (0x44*m) | 0x4500 30CC + (0x158*i) + (0x44*m) | 0x4500 40CC + (0x158*i) + (0x44*m) | 0x4500 50CC + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MASK_m_ERR(1)(2) | RW | 32 | 0x0000 00D0 + (0x158*i) + (0x44*m) | 0x4500 10D0 + (0x158*i) + (0x44*m) | 0x4500 20D0 + (0x158*i) + (0x44*m) | 0x4500 30D0 + (0x158*i) + (0x44*m) | 0x4500 40D0 + (0x158*i) + (0x44*m) | 0x4500 50D0 + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MASK_m_USERINFO(1)(2) | RW | 32 | 0x0000 00D4 + (0x158*i) + (0x44*m) | 0x4500 10D4 + (0x158*i) + (0x44*m) | N/A | N/A | N/A | N/A |
L3_STCOL_FILTER_i_MASK_m_REQUSERINFO(1)(2) | RW | 32 | 0x0000 00D4 + (0x158*i) + (0x44*m) | N/A | 0x4500 20D4 + (0x158*i) + (0x44*m) | 0x4500 30D4 + (0x158*i) + (0x44*m) | 0x4500 40D4 + (0x158*i) + (0x44*m) | 0x4500 50D4 + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MASK_m_RSPUSERINFO(1)(2) | RW | 32 | 0x0000 00D8 + (0x158*i) + (0x44*m) | N/A | 0x4500 20D8 + (0x158*i) + (0x44*m) | 0x4500 30D8 + (0x158*i) + (0x44*m) | 0x4500 40D8 + (0x158*i) + (0x44*m) | 0x4500 50D8 + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MATCH_m_RD (1)(2) | RW | 32 | 0x0000 00E0 + (0x158*i) + (0x44*m) | 0x4500 10E0 + (0x158*i) + (0x44*m) | 0x4500 20E0 + (0x158*i) + (0x44*m) | 0x4500 30E0 + (0x158*i) + (0x44*m) | 0x4500 40E0 + (0x158*i) + (0x44*m) | 0x4500 50E0 + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MATCH_m_WR (1)(2) | RW | 32 | 0x0000 00E4 + (0x158*i) + (0x44*m) | 0x4500 10E4 + (0x158*i) + (0x44*m) | 0x4500 20E4 + (0x158*i) + (0x44*m) | 0x4500 30E4 + (0x158*i) + (0x44*m) | 0x4500 40E4 + (0x158*i) + (0x44*m) | 0x4500 50E4 + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MATCH_m_MSTADDR(1)(2) | RW | 32 | 0x0000 00E8 + (0x158*i) + (0x44*m) | 0x4500 10E8 + (0x158*i) + (0x44*m) | 0x4500 20E8 + (0x158*i) + (0x44*m) | 0x4500 30E8 + (0x158*i) + (0x44*m) | 0x4500 40E8 + (0x158*i) + (0x44*m) | 0x4500 50E8 + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MATCH_m_SLVADDR(1)(2) | RW | 32 | 0x0000 00EC + (0x158*i) + (0x44*m) | N/A | 0x4500 20EC + (0x158*i) + (0x44*m) | 0x4500 30EC + (0x158*i) + (0x44*m) | 0x4500 40EC + (0x158*i) + (0x44*m) | 0x4500 50EC + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MATCH_m_ERR (1)(2) | RW | 32 | 0x0000 00F0 + (0x158*i) + (0x44*m) | 0x4500 10F0 + (0x158*i) + (0x44*m) | 0x4500 20F0 + (0x158*i) + (0x44*m) | 0x4500 30F0 + (0x158*i) + (0x44*m) | 0x4500 40F0 + (0x158*i) + (0x44*m) | 0x4500 50F0 + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MATCH_m_USERINFO (1)(2) | RW | 32 | 0x0000 00F4+ (0x158*i) + (0x44*m) | 0x4500 10F4 + (0x158*i) + (0x44*m) | N/A | N/A | N/A | N/A |
L3_STCOL_FILTER_i_MATCH_m_REQUSERINFO(1)(2) | RW | 32 | 0x0000 00F4 + (0x158*i) + (0x44*m) | N/A | 0x4500 20F4 + (0x158*i) + (0x44*m) | 0x4500 30F4 + (0x158*i) + (0x44*m) | 0x4500 40F4 + (0x158*i) + (0x44*m) | 0x4500 50F4 + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MATCH_m_RSPUSERINFO(1)(2) | RW | 32 | 0x0000 00F8 + (0x158*i) + (0x44*m) | N/A | 0x4500 20F8 + (0x158*i) + (0x44*m) | 0x4500 30F8 + (0x158*i) + (0x44*m) | 0x4500 40F8 + (0x158*i) + (0x44*m) | 0x4500 50F8 + (0x158*i) + (0x44*m) |
L3_STCOL_OP_i_THRESHOLD_MINVAL (1) | RW | 32 | 0x0000 01F0 + (0x158*i) | 0x4500 11F0 + (0x158*i) | 0x4500 21F0 + (0x158*i) | 0x4500 31F0 + (0x158*i) | 0x4500 41F0 + (0x158*i) | 0x4500 51F0 + (0x158*i) |
L3_STCOL_OP_i_THRESHOLD_MAXVAL (1) | RW | 32 | 0x0000 01F4 + (0x158*i) | 0x4500 11F4 + (0x158*i) | 0x4500 21F4 + (0x158*i) | 0x4500 31F4 + (0x158*i) | 0x4500 41F4 + (0x158*i) | 0x4500 51F4 + (0x158*i) |
L3_STCOL_OP_i_EVTINFOSEL (1) | RW | 32 | 0x0000 01F8 + (0x158*i) | 0x4500 11F8 + (0x158*i) | 0x4500 21F8 + (0x158*i) | 0x4500 31F8 + (0x158*i) | 0x4500 41F8 + (0x158*i) | 0x4500 51F8 + (0x158*i) |
L3_STCOL_OP_i_SEL(1) | RW | 32 | 0x0000 01FC + (0x158*i) | 0x4500 11FC + (0x158*i) | 0x4500 21FC + (0x158*i) | 0x4500 31FC + (0x158*i) | 0x4500 41FC + (0x158*i) | 0x4500 51FC + (0x158*i) |
Register Name | Type | Register Width (Bits) | Address Offset for SDRAM | CLK2_STATCOLL5 L3_MAIN Physical Address | CLK2_STATCOLL6 L3_MAIN Physical Address | CLK2_STATCOLL7 L3_MAIN Physical Address | CLK2_STATCOLL8 L3_MAIN Physical Address | CLK2_STATCOLL9 L3_MAIN Physical Address |
---|---|---|---|---|---|---|---|---|
L3_STCOL_STDHOSTHDR_COREREG | R | 32 | 0x0000 0000 | 0x4500 6000 | 0x4500 7000 | 0x4500 8000 | 0x4500 9000 | 0x4500 A000 |
L3_STCOL_STDHOSTHDR_VERSIONREG | R | 32 | 0x0000 0004 | 0x4500 6004 | 0x4500 7004 | 0x4500 8004 | 0x4500 9004 | 0x4500 A004 |
L3_STCOL_EN | RW | 32 | 0x0000 0008 | 0x4500 6008 | 0x4500 7008 | 0x4500 8008 | 0x4500 9008 | 0x4500 A008 |
L3_STCOL_SOFTEN | RW | 32 | 0x0000 000C | 0x4500 600C | 0x4500 700C | 0x4500 800C | 0x4500 900C | 0x4500 A00C |
L3_STCOL_IGNORESUSPEND | RW | 32 | 0x0000 0010 | 0x4500 6010 | 0x4500 7010 | 0x4500 8010 | 0x4500 9010 | 0x4500 A010 |
L3_STCOL_TRIGEN | RW | 32 | 0x0000 0014 | 0x4500 6014 | 0x4500 7014 | 0x4500 8014 | 0x4500 9014 | 0x4500 A014 |
L3_STCOL_REQEVT | RW | 32 | 0x0000 0018 | 0x4500 6018 | 0x4500 7018 | 0x4500 8018 | 0x4500 9018 | 0x4500 A018 |
L3_STCOL_RSPEVT | RW | 32 | 0x0000 001C | 0x4500 601C | 0x4500 701C | 0x4500 801C | 0x4500 901C | 0x4500 A01C |
L3_STCOL_EVTMUX_SEL0 | RW | 32 | 0x0000 0020 | 0x4500 6020 | 0x4500 7020 | 0x4500 8020 | 0x4500 9020 | 0x4500 A020 |
L3_STCOL_EVTMUX_SEL1 | RW | 32 | 0x0000 0024 | 0x4500 6024 | 0x4500 7024 | 0x4500 8024 | 0x4500 9024 | 0x4500 A024 |
L3_STCOL_EVTMUX_SEL2 | RW | 32 | 0x0000 0028 | 0x4500 6028 | 0x4500 7028 | 0x4500 8028 | 0x4500 9028 | 0x4500 A028 |
L3_STCOL_EVTMUX_SEL3 | RW | 32 | 0x0000 002C | 0x4500 602C | 0x4500 702C | 0x4500 802C | 0x4500 902C | 0x4500 A02C |
L3_STCOL_EVTMUX_SEL4 | RW | 32 | 0x0000 0030 | N/A | N/A | N/A | N/A | N/A |
L3_STCOL_EVTMUX_SEL5 | RW | 32 | 0x0000 0034 | N/A | N/A | N/A | N/A | N/A |
L3_STCOL_EVTMUX_SEL6 | RW | 32 | 0x0000 0038 | N/A | N/A | N/A | N/A | N/A |
L3_STCOL_EVTMUX_SEL7 | RW | 32 | 0x0000 003C | N/A | N/A | N/A | N/A | N/A |
L3_STCOL_DUMP_IDENTIFIER | R | 32 | 0x0000 0040 | 0x4500 6040 | 0x4500 7040 | 0x4500 8040 | 0x4500 9040 | 0x4500 A040 |
L3_STCOL_DUMP_COLLECTTIME | RW | 32 | 0x0000 0044 | 0x4500 6044 | 0x4500 7044 | 0x4500 8044 | 0x4500 9044 | 0x4500 A044 |
L3_STCOL_DUMP_SLVADDR | R | 32 | 0x0000 0048 | 0x4500 6048 | 0x4500 7048 | 0x4500 8048 | 0x4500 9048 | 0x4500 A048 |
L3_STCOL_DUMP_MSTADDR | R | 32 | 0x0000 004C | 0x4500 604C | 0x4500 704C | 0x4500 804C | 0x4500 904C | 0x4500 A04C |
L3_STCOL_DUMP_SLVOFS | RW | 32 | 0x0000 0050 | 0x4500 6050 | 0x4500 7050 | 0x4500 8050 | 0x4500 9050 | 0x4500 A050 |
L3_STCOL_DUMP_MODE | RW | 32 | 0x0000 0054 | 0x4500 6054 | 0x4500 7054 | 0x4500 8054 | 0x4500 9054 | 0x4500 A054 |
L3_STCOL_DUMP_SEND | RW | 32 | 0x0000 0058 | 0x4500 6058 | 0x4500 7058 | 0x4500 8058 | 0x4500 9058 | 0x4500 A058 |
L3_STCOL_DUMP_DISABLE | RW | 32 | 0x0000 005C | 0x4500 605C | 0x4500 705C | 0x4500 805C | 0x4500 905C | 0x4500 A05C |
L3_STCOL_DUMP_ALARM_TRIG | RW | 32 | 0x0000 0060 | 0x4500 6060 | 0x4500 7060 | 0x4500 8060 | 0x4500 9060 | 0x4500 A060 |
L3_STCOL_DUMP_ALARM_MINVAL | RW | 32 | 0x0000 0064 | 0x4500 6064 | 0x4500 7064 | 0x4500 8064 | 0x4500 9064 | 0x4500 A064 |
L3_STCOL_DUMP_ALARM_MAXVAL | RW | 32 | 0x0000 0068 | 0x4500 6068 | 0x4500 7068 | 0x4500 8068 | 0x4500 9068 | 0x4500 A068 |
L3_STCOL_DUMP_ALARM_MODE0 | RW | 32 | 0x0000 006C | 0x4500 606C | 0x4500 706C | 0x4500 806C | 0x4500 906C | 0x4500 A06C |
L3_STCOL_DUMP_ALARM_MODE1 | RW | 32 | 0x0000 0070 | 0x4500 6070 | 0x4500 7070 | 0x4500 8070 | 0x4500 9070 | 0x4500 A070 |
L3_STCOL_DUMP_ALARM_MODE2 | RW | 32 | 0x0000 0074 | 0x4500 6074 | 0x4500 7074 | 0x4500 8074 | 0x4500 9074 | 0x4500 A074 |
L3_STCOL_DUMP_ALARM_MODE3 | RW | 32 | 0x0000 0078 | 0x4500 6078 | 0x4500 7078 | 0x4500 8078 | 0x4500 9078 | 0x4500 A078 |
L3_STCOL_DUMP_ALARM_MODE4 | RW | 32 | 0x0000 007C | N/A | N/A | N/A | N/A | N/A |
L3_STCOL_DUMP_ALARM_MODE5 | RW | 32 | 0x0000 0080 | N/A | N/A | N/A | N/A | N/A |
L3_STCOL_DUMP_ALARM_MODE6 | RW | 32 | 0x0000 0084 | N/A | N/A | N/A | N/A | N/A |
L3_STCOL_DUMP_ALARM_MODE7 | RW | 32 | 0x0000 0088 | N/A | N/A | N/A | N/A | N/A |
L3_STCOL_DUMP_CNT0 | R | 32 | 0x0000 008C | 0x4500 608C | 0x4500 708C | 0x4500 808C | 0x4500 908C | 0x4500 A08C |
L3_STCOL_DUMP_CNT1 | R | 32 | 0x0000 0090 | 0x4500 6090 | 0x4500 7090 | 0x4500 8090 | 0x4500 9090 | 0x4500 A090 |
L3_STCOL_DUMP_CNT2 | R | 32 | 0x0000 0094 | 0x4500 6094 | 0x4500 7094 | 0x4500 8094 | 0x4500 9094 | 0x4500 A094 |
L3_STCOL_DUMP_CNT3 | R | 32 | 0x0000 0098 | 0x4500 6098 | 0x4500 7098 | 0x4500 8098 | 0x4500 9098 | 0x4500 A098 |
L3_STCOL_DUMP_CNT4 | R | 32 | 0x0000 009C | N/A | N/A | N/A | N/A | N/A |
L3_STCOL_DUMP_CNT5 | R | 32 | 0x0000 00A0 | N/A | N/A | N/A | N/A | N/A |
L3_STCOL_DUMP_CNT6 | R | 32 | 0x0000 00A4 | N/A | N/A | N/A | N/A | N/A |
L3_STCOL_DUMP_CNT7 | R | 32 | 0x0000 00A8 | N/A | N/A | N/A | N/A | N/A |
L3_STCOL_FILTER_i_GLOBALEN (1) | RW | 32 | 0x0000 00AC + (0x158*i) | 0x4500 60AC + (0x158*i) | 0x4500 70AC + (0x158*i) | 0x4500 80AC + (0x158*i) | 0x4500 90AC + (0x158*i) | 0x4500 A0AC + (0x158*i) |
L3_STCOL_FILTER_i_ADDRMIN(1) | RW | 32 | 0x0000 00B0 + (0x158*i) | 0x4500 60B0 + (0x158*i) | 0x4500 70B0 + (0x158*i) | 0x4500 80B0 + (0x158*i) | 0x4500 90B0 + (0x158*i) | 0x4500 A0B0 + (0x158*i) |
L3_STCOL_FILTER_i_ADDRMAX(1) | RW | 32 | 0x0000 00B4 + (0x158*i) | 0x4500 60B4 + (0x158*i) | 0x4500 70B4 + (0x158*i) | 0x4500 80B4 + (0x158*i) | 0x4500 90B4 + (0x158*i) | 0x4500 A0B4 + (0x158*i) |
L3_STCOL_FILTER_i_ADDREN(1) | RW | 32 | 0x0000 00B8 + (0x158*i) | 0x4500 60B8 + (0x158*i) | 0x4500 70B8 + (0x158*i) | 0x4500 80B8 + (0x158*i) | 0x4500 90B8 + (0x158*i) | 0x4500 A0B8 + (0x158*i) |
L3_STCOL_FILTER_i_EN_k (1)(3) | RW | 32 | 0x0000 00BC + (0x158*i) + (0x44*k) | 0x4500 60BC + (0x158*i) + (0x44*k) | 0x4500 70BC + (0x158*i) + (0x44*k) | 0x4500 80BC + (0x158*i) + (0x44*k) | 0x4500 90BC + (0x158*i) + (0x44*k) | 0x4500 A0BC + (0x158*i) + (0x44*k) |
L3_STCOL_FILTER_i_MASK_m_RD (1)(2) | RW | 32 | 0x0000 00C0 + (0x158*i) + (0x44*m) | 0x4500 60C0 + (0x158*i) + (0x44*m) | 0x4500 70C0 + (0x158*i) + (0x44*m) | 0x4500 80C0 + (0x158*i) + (0x44*m) | 0x4500 90C0 + (0x158*i) + (0x44*m) | 0x4500 A0C0 + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MASK_m_WR (1)(2) | RW | 32 | 0x0000 00C4 + (0x158*i) + (0x44*m) | 0x4500 60C4 + (0x158*i) + (0x44*m) | 0x4500 70C4 + (0x158*i) + (0x44*m) | 0x4500 80C4 + (0x158*i) + (0x44*m) | 0x4500 90C4 + (0x158*i) + (0x44*m) | 0x4500 A0C4 + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MASK_m_MSTADDR(1)(2) | RW | 32 | 0x0000 00C8 + (0x158*i) + (0x44*m) | 0x4500 60C8 + (0x158*i) + (0x44*m) | 0x4500 70C8 + (0x158*i) + (0x44*m) | 0x4500 80C8 + (0x158*i) + (0x44*m) | 0x4500 90C8 + (0x158*i) + (0x44*m) | 0x4500 A0C8 + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MASK_m_SLVADDR(1)(2) | RW | 32 | 0x0000 00CC + (0x158*i) + (0x44*m) | 0x4500 60CC + (0x158*i) + (0x44*m) | 0x4500 70CC + (0x158*i) + (0x44*m) | 0x4500 80CC + (0x158*i) + (0x44*m) | 0x4500 90CC + (0x158*i) + (0x44*m) | 0x4500 A0CC + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MASK_m_ERR (1)(2) | RW | 32 | 0x0000 00D0 + (0x158*i) + (0x44*m) | 0x4500 60D0 + (0x158*i) + (0x44*m) | 0x4500 70D0 + (0x158*i) + (0x44*m) | 0x4500 80D0 + (0x158*i) + (0x44*m) | 0x4500 90D0 + (0x158*i) + (0x44*m) | 0x4500 A0D0 + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MASK_m_USERINFO (1)(2) | RW | 32 | 0x0000 00D4 + (0x158*i) + (0x44*m) | N/A | N/A | N/A | N/A | N/A |
L3_STCOL_FILTER_i_MASK_m_REQUSERINFO(1)(2) | RW | 32 | 0x0000 00D4 + (0x158*i) + (0x44*m) | 0x4500 60D4 + (0x158*i) + (0x44*m) | 0x4500 70D4 + (0x158*i) + (0x44*m) | 0x4500 80D4 + (0x158*i) + (0x44*m) | 0x4500 90D4 + (0x158*i) + (0x44*m) | 0x4500 A0D4 + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MASK_m_RSPUSERINFO(1)(2) | RW | 32 | 0x0000 00D8 + (0x158*i) + (0x44*m) | 0x4500 60D8 + (0x158*i) + (0x44*m) | 0x4500 70D8 + (0x158*i) + (0x44*m) | 0x4500 80D8 + (0x158*i) + (0x44*m) | 0x4500 90D8 + (0x158*i) + (0x44*m) | 0x4500 A0D8 + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MATCH_m_RD (1)(2) | RW | 32 | 0x0000 00E0 + (0x158*i) + (0x44*m) | 0x4500 60E0 + (0x158*i) + (0x44*m) | 0x4500 70E0 + (0x158*i) + (0x44*m) | 0x4500 80E0 + (0x158*i) + (0x44*m) | 0x4500 90E0 + (0x158*i) + (0x44*m) | 0x4500 A0E0 + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MATCH_m_WR (1)(2) | RW | 32 | 0x0000 00E4 + (0x158*i) + (0x44*m) | 0x4500 60E4 + (0x158*i) + (0x44*m) | 0x4500 70E4 + (0x158*i) + (0x44*m) | 0x4500 80E4 + (0x158*i) + (0x44*m) | 0x4500 90E4 + (0x158*i) + (0x44*m) | 0x4500 A0E4 + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MATCH_m_MSTADDR (1)(2) | RW | 32 | 0x0000 00E8 + (0x158*i) + (0x44*m) | 0x4500 60E8 + (0x158*i) + (0x44*m) | 0x4500 70E8 + (0x158*i) + (0x44*m) | 0x4500 80E8 + (0x158*i) + (0x44*m) | 0x4500 90E8 + (0x158*i) + (0x44*m) | 0x4500 A0E8 + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MATCH_m_SLVADDR(1)(2) | RW | 32 | 0x0000 00EC + (0x158*i) + (0x44*m) | 0x4500 60EC + (0x158*i) + (0x44*m) | 0x4500 70EC + (0x158*i) + (0x44*m) | 0x4500 80EC + (0x158*i) + (0x44*m) | 0x4500 90EC + (0x158*i) + (0x44*m) | 0x4500 A0EC + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MATCH_m_ERR (1)(2) | RW | 32 | 0x0000 00F0 + (0x158*i) + (0x44*m) | 0x4500 60F0 + (0x158*i) + (0x44*m) | 0x4500 70F0 + (0x158*i) + (0x44*m) | 0x4500 80F0 + (0x158*i) + (0x44*m) | 0x4500 90F0 + (0x158*i) + (0x44*m) | 0x4500 A0F0 + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MATCH_m_USERINFO (1)(2) | RW | 32 | 0x0000 00F4+ (0x158*i) + (0x44*m) | N/A | N/A | N/A | N/A | N/A |
L3_STCOL_FILTER_i_MATCH_m_REQUSERINFO(1)(2) | RW | 32 | 0x0000 00F4 + (0x158*i) + (0x44*m) | 0x4500 260F4 + (0x158*i) + (0x44*m) | 0x4500 70F4 + (0x158*i) + (0x44*m) | 0x4500 80F4 + (0x158*i) + (0x44*m) | 0x4500 90F4 + (0x158*i) + (0x44*m) | 0x4500 A0F4 + (0x158*i) + (0x44*m) |
L3_STCOL_FILTER_i_MATCH_m_RSPUSERINFO(1)(2) | RW | 32 | 0x0000 00F8 + (0x158*i) + (0x44*m) | 0x4500 60F8 + (0x158*i) + (0x44*m) | 0x4500 70F8 + (0x158*i) + (0x44*m) | 0x4500 80F8 + (0x158*i) + (0x44*m) | 0x4500 90F8 + (0x158*i) + (0x44*m) | 0x4500 A0F8 + (0x158*i) + (0x44*m) |
L3_STCOL_OP_i_THRESHOLD_MINVAL (1) | RW | 32 | 0x0000 01F0 + (0x158*i) | 0x4500 61F0 + (0x158*i) | 0x4500 71F0 + (0x158*i) | 0x4500 81F0 + (0x158*i) | 0x4500 91F0 + (0x158*i) | 0x4500 A1F0 + (0x158*i) |
L3_STCOL_OP_i_THRESHOLD_MAXVAL (1) | RW | 32 | 0x0000 01F4 + (0x158*i) | 0x4500 61F4 + (0x158*i) | 0x4500 71F4 + (0x158*i) | 0x4500 81F4 + (0x158*i) | 0x4500 91F4 + (0x158*i) | 0x4500 A1F4 + (0x158*i) |
L3_STCOL_OP_i_EVTINFOSEL (1) | RW | 32 | 0x0000 01F8 + (0x158*i) | 0x4500 61F8 + (0x158*i) | 0x4500 71F8 + (0x158*i) | 0x4500 81F8 + (0x158*i) | 0x4500 91F8 + (0x158*i) | 0x4500 A1F8 + (0x158*i) |
L3_STCOL_OP_i_SEL (1) | RW | 32 | 0x0000 01FC + (0x158*i) | 0x4500 61FC + (0x158*i) | 0x4500 71FC + (0x158*i) | 0x4500 81FC + (0x158*i) | 0x4500 91FC + (0x158*i) | 0x4500 A1FC + (0x158*i) |