SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
The L4_WKUP interconnect is a 256-KiB space composed of the L4_WKUP interconnect configuration registers and the module registers.
Table 2-4 describes the mapping of the registers for the L4_WKUP interconnect.
All memory spaces described as modules provide direct access to module registers outside the L4_WKUP interconnect. All other accesses are internal to the L4_WKUP interconnect.
Module name | Region name | Start_address (hex) | End_address (hex) | Size | Description |
---|---|---|---|---|---|
L4_WKUP | L4_WKUP_AP | 0x4AE0_0000 | 0x4AE0_07FF | 2 KiB | Address protection |
L4_WKUP_LA | 0x4AE0_0800 | 0x4AE0_0FFF | 2 KiB | Link agent | |
L4_WKUP_IA_IP0 | 0x4AE0_1000 | 0x4AE0_1FFF | 4 KiB | Initiator port | |
Reserved | Reserved | 0x4AE0_2000 | 0x4AE0_3FFF | 8 KiB | Reserved |
COUNTER_32K | TP_COUNTER_32K _TARG | 0x4AE0_4000 | 0x4AE0_4FFF | 4 KiB | Module target port |
TA_COUNTER_32K _TARG | 0x4AE0_5000 | 0x4AE0_5FFF | 4 KiB | L4 target agent | |
PRM | TP_PRM_TARG | 0x4AE0_6000 | 0x4AE0_7FFF | 8 KiB | Module target port |
TA_PRM_TARG | 0x4AE0_8000 | 0x4AE0_8FFF | 4 KiB | L4 target agent | |
Reserved | Reserved | 0x4AE0_9000 | 0x4AE0_BFFF | 12 KiB | Reserved |
CTRL_MODULE_WKUP | TP_CTRL_MODULE _WKUP_TARG | 0x4AE0_C000 | 0x4AE0_CFFF | 4 KiB | Module target port |
TA_CTRL_MODULE _WKUP_TARG | 0x4AE0_D000 | 0x4AE0_DFFF | 4 KiB | L4 target agent | |
Reserved | Reserved | 0x4AE0_E000 | 0x4AE0_FFFF | 8 KiB | Reserved |
GPIO1 | TP_GPIO1_TARG | 0x4AE1_0000 | 0x4AE1_0FFF | 4 KiB | Module target port |
TP_GPIO1_TARG | 0x4AE1_1000 | 0x4AE1_1FFF | 4 KiB | L4 target agent | |
Reserved | Reserved | 0x4AE1_2000 | 0x4AE1_3FFF | 8 KiB | Reserved |
WD_TIMER2 | TP_WD_TIMER2_TARG | 0x4AE1_4000 | 0x4AE1_4FFF | 4 KiB | Module target port |
TA_WD_TIMER2_TARG | 0x4AE1_5000 | 0x4AE1_5FFF | 4 KiB | L4 target agent | |
Reserved | Reserved | 0x4AE1_6000 | 0x4AE1_7FFF | 8 KiB | Reserved |
TIMER1 | TP_TIMER1_TARG | 0x4AE1_8000 | 0x4AE1_8FFF | 4 KiB | Module target port |
TA_TIMER1_TARG | 0x4AE1_9000 | 0x4AE1_9FFF | 4 KiB | L4 target agent | |
Reserved | Reserved | 0x4AE1_A000 | 0x4AE1_BFFF | 8 KiB | Reserved |
KBD | TP_KBD_TARG | 0x4AE1_C000 | 0x4AE1_CFFF | 4 KiB | Module target port |
TA_KBD_TARG | 0x4AE1_D000 | 0x4AE1_DFFF | 4 KiB | L4 target agent | |
Reserved | Reserved | 0x4AE1_E000 | 0x4AE1_FFFF | 8 KiB | Reserved |
TIMER12 | TP_TIMER12_TARG | 0x4AE2_0000 | 0x4AE2_0FFF | 4 KiB | Module target port |
TA_TIMER12_TARG | 0x4AE2_1000 | 0x4AE2_1FFF | 4 KiB | L4 target agent | |
Reserved | Reserved | 0x4AE2_2000 | 0x4AE2_AFFF | 36 KiB | Reserved |
UART10 | TP_UART10_TARG | 0x4AE2_B000 | 0x4AE2_BFFF | 4 KiB | Module target port |
TA_UART10_TARG | 0x4AE2_C000 | 0x4AE2_CFFF | 4 KiB | L4 target agent | |
Reserved | Reserved | 0x4AE2_D000 | 0x4AE3_BFFF | 60 KiB | Reserved |
DCAN1 | TP_DCAN1_TARG | 0x4AE3_C000 | 0x4AE3_DFFF | 8 KiB | Module target port |
TA_DCAN1_TARG | 0x4AE3_E000 | 0x4AE3_EFFF | 4 KiB | L4 target agent | |
Reserved | Reserved | 0x4AE3_F000 | 0x4AFF_FFFF | 1796 KiB | Reserved |
8- and 16-bit peripherals are aligned on 32-bit address boundaries.