SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Address Offset | 0x0000 0000 | ||
Physical Address | 0x4897 0000 0x4899 0000 0x489B 0000 | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | This register follows the format described in PDR3.5 | ||
Type | R |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SCHEME | RESERVED | FUNC | RTL | MAJOR | CUSTOM | MINOR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:30 | SCHEME | The scheme of the register used. This indicates the PDR3.5 Method | R | 0x0 |
29:28 | RESERVED | R | 0x0 | |
27:16 | FUNC | The function of the module being used | R | 0x0 |
15:11 | RTL | RTL Release Version The PDR release number of this IP | R | 0x0 |
10:8 | MAJOR | ajor Release Number | R | 0x0 |
7:6 | CUSTOM | Custom IP | R | 0x0 |
5:0 | MINOR | inor Release Number | R | 0x0 |
VIP Register Manual |
Address Offset | 0x0000 0010 | ||
Physical Address | 0x4897 0010 0x4899 0010 0x489B 0010 | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | VIP_SYSCONFIG | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | STANDBYMODE | IDLEMODE | RESERVED |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:6 | RESERVED | R | 0x0 | |
5:4 | STANDBYMODE | Configuration of the local initiator state management mode. By definition, initiator may generate read/write transaction as long as it is out of STANDBY state 0x0: Force-standby mode: local initiator is unconditionally placed in standby state. Backup mode, for debug only 0x1: No-standby mode: local initiator is unconditionally placed out of standby state. Backup mode, for debug only 0x2: Same behavior as bit-field value of 0x1. 0x3: Reserved | RW | 0x2 |
3:2 | IDLEMODE | Configuration of the local target state management mode. By definition, target can handle read/write transaction as long as it is out of IDLE state 0x0 : Force-idle mode: local target's idle state follows (acknowledges) the system's idle requests unconditionally, i.e. regardless of the IP module's internal requirements. Backup mode, for debug only 0x1 : No-idle mode: local target never enters idle state. Backup mode, for debug only 0x2 : Smart-idle mode: local target's idle state eventually follows (acknowledges) the system's idle requests, depending on the IP module's internal requirements. IP module shall not generate (IRQ- or DMA-request-related) wakeup events 0x3 : Smart-idle wakeup-capable mode: local target's idle state eventually follows (acknowledges) the system's idle requests, depending on the IP module's internal requirements. IP module may generate (IRQ- or DMA-request-related) wakeup events when in idle state. Mode is only relevant if the appropriate IP module 'swakeup' output(s) is (are) implemented | RW | 0x2 |
1:0 | RESERVED | R | 0x0 |
VIP Functional Description |
VIP Register Manual |
Address Offset | 0x0000 0020 | ||
Physical Address | 0x4897 0020 0x4899 0020 0x489B 0020 | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | INTC INTR0 Interrupt Status Raw/Set Register 0. This register contains the raw interrupt status as defined in HL0.8 | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIP2_PARSER_INT_RAW | VIP1_PARSER_INT_RAW | RESERVED | VPDMA_INT0_DESCRIPTOR_RAW | VPDMA_INT0_LIST7_NOTIFY_RAW | VPDMA_INT0_LIST7_COMPLETE_RAW | VPDMA_INT0_LIST6_NOTIFY_RAW | VPDMA_INT0_LIST6_COMPLETE_RAW | VPDMA_INT0_LIST5_NOTIFY_RAW | VPDMA_INT0_LIST5_COMPLETE_RAW | VPDMA_INT0_LIST4_NOTIFY_RAW | VPDMA_INT0_LIST4_COMPLETE_RAW | VPDMA_INT0_LIST3_NOTIFY_RAW | VPDMA_INT0_LIST3_COMPLETE_RAW | VPDMA_INT0_LIST2_NOTIFY_RAW | VPDMA_INT0_LIST2_COMPLETE_RAW | VPDMA_INT0_LIST1_NOTIFY_RAW | VPDMA_INT0_LIST1_COMPLETE_RAW | VPDMA_INT0_LIST0_NOTIFY_RAW | VPDMA_INT0_LIST0_COMPLETE_RAW |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:22 | RESERVED | R | 0x0 | |
21 | VIP2_PARSER_INT_RAW | VIP2 Parser Interrupt Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
20 | VIP1_PARSER_INT_RAW | VIP1 Parser Interrupt Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
19:17 | RESERVED | R | 0x0 | |
16 | VPDMA_INT0_DESCRIPTOR_RAW | VPDMA INT0 Descriptor Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
15 | VPDMA_INT0_LIST7_NOTIFY_RAW | VPDMA INT0 List7 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
14 | VPDMA_INT0_LIST7_COMPLETE_RAW | VPDMA INT0 List7 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
13 | VPDMA_INT0_LIST6_NOTIFY_RAW | VPDMA INT0 List6 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
12 | VPDMA_INT0_LIST6_COMPLETE_RAW | VPDMA INT0 List6 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
11 | VPDMA_INT0_LIST5_NOTIFY_RAW | VPDMA INT0 List5 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
10 | VPDMA_INT0_LIST5_COMPLETE_RAW | VPDMA INT0 List5 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
9 | VPDMA_INT0_LIST4_NOTIFY_RAW | VPDMA INT0 List4 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
8 | VPDMA_INT0_LIST4_COMPLETE_RAW | VPDMA INT0 List4 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
7 | VPDMA_INT0_LIST3_NOTIFY_RAW | VPDMA INT0 List3 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
6 | VPDMA_INT0_LIST3_COMPLETE_RAW | VPDMA INT0 List3 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
5 | VPDMA_INT0_LIST2_NOTIFY_RAW | VPDMA INT0 List2 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT0_LIST2_COMPLETE_RAW | VPDMA INT0 List2 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT0_LIST1_NOTIFY_RAW | VPDMA INT0 List1 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT0_LIST1_COMPLETE_RAW | VPDMA INT0 List1 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT0_LIST0_NOTIFY_RAW | VPDMA INT0 List0 Notify Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT0_LIST0_COMPLETE_RAW | VPDMA INT0 List0 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
VIP Register Manual |
Address Offset | 0x0000 0024 | ||
Physical Address | 0x4897 0024 0x4899 0024 0x489B 0024 | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | INTC INTR0 Interrupt Status Raw/Set Register 1. This register contains the raw interrupt status as defined in HL0.8 | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIP2_CHR_DS_2_UV_ERR_INT_RAW | VIP2_CHR_DS_1_UV_ERR_INT_RAW | VIP1_CHR_DS_2_UV_ERR_INT_RAW | VIP1_CHR_DS_1_UV_ERR_INT_RAW | RESERVED | VPDMA_INT0_CLIENT_RAW | RESERVED | VPDMA_INT0_CHANNEL_GROUP5_RAW | VPDMA_INT0_CHANNEL_GROUP4_RAW | VPDMA_INT0_CHANNEL_GROUP3_RAW | VPDMA_INT0_CHANNEL_GROUP2_RAW | VPDMA_INT0_CHANNEL_GROUP1_RAW | VPDMA_INT0_CHANNEL_GROUP0_RAW |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIP2_CHR_DS_2_UV_ERR_INT_RAW | VIP2 Chroma Downsampler 2 UV Error Interrupt Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
24 | VIP2_CHR_DS_1_UV_ERR_INT_RAW | VIP2 Chroma Downsampler 1 UV Error Interrupt Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
23 | VIP1_CHR_DS_2_UV_ERR_INT_RAW | VIP1 Chroma Downsampler 2 UV Error Interrupt Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
22 | VIP1_CHR_DS_1_UV_ERR_INT_RAW | VIP1 Chroma Downsampler 1 UV Error Interrupt Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
21:8 | RESERVED | R | 0x0 | |
7 | VPDMA_INT0_CLIENT_RAW | VPDMA INT0 Client Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
6 | RESERVED | R | 0x0 | |
5 | VPDMA_INT0_CHANNEL_GROUP5_RAW | VPDMA INT0 Channel Group5 Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT0_CHANNEL_GROUP4_RAW | VPDMA INT0 Channel Group4 Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT0_CHANNEL_GROUP3_RAW | VPDMA INT0 Channel Group3 Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT0_CHANNEL_GROUP2_RAW | VPDMA INT0 Channel Group2 Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT0_CHANNEL_GROUP1_RAW | VPDMA INT0 Channel Group1 Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT0_CHANNEL_GROUP0_RAW | VPDMA INT0 Channel Group0 Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
VIP Register Manual |
Address Offset | 0x0000 0028 | ||
Physical Address | 0x4897 0028 0x4899 0028 0x489B 0028 | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | INTC INTR0 Interrupt Status Enabled/Clear Register 0. This register contains the enabled interrupt status as defined in HL0.8 | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIP2_PARSER_INT_ENA | VIP1_PARSER_INT_ENA | RESERVED | VPDMA_INT0_DESCRIPTOR_ENA | VPDMA_INT0_LIST7_NOTIFY_ENA | VPDMA_INT0_LIST7_COMPLETE_ENA | VPDMA_INT0_LIST6_NOTIFY_ENA | VPDMA_INT0_LIST6_COMPLETE_ENA | VPDMA_INT0_LIST5_NOTIFY_ENA | VPDMA_INT0_LIST5_COMPLETE_ENA | VPDMA_INT0_LIST4_NOTIFY_ENA | VPDMA_INT0_LIST4_COMPLETE_ENA | VPDMA_INT0_LIST3_NOTIFY_ENA | VPDMA_INT0_LIST3_COMPLETE_ENA | VPDMA_INT0_LIST2_NOTIFY_ENA | VPDMA_INT0_LIST2_COMPLETE_ENA | VPDMA_INT0_LIST1_NOTIFY_ENA | VPDMA_INT0_LIST1_COMPLETE_ENA | VPDMA_INT0_LIST0_NOTIFY_ENA | VPDMA_INT0_LIST0_COMPLETE_ENA |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:22 | RESERVED | R | 0x0 | |
21 | VIP2_PARSER_INT_ENA | VIP2 Parser Enabled Interrupt Status Read indicates enabled status 0 = inactive 1 = active Writing 1 will clear interrupt Writing 0 has no effect | RW | 0x0 |
20 | VIP1_PARSER_INT_ENA | VIP1 Parser Enabled Interrupt Status Read indicates enabled status 0 = inactive 1 = active Writing 1 will clear interrupt Writing 0 has no effect | RW | 0x0 |
19:17 | RESERVED | R | 0x0 | |
16 | VPDMA_INT0_DESCRIPTOR_ENA | VPDMA INT0 Descriptor Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
15 | VPDMA_INT0_LIST7_NOTIFY_ENA | VPDMA INT0 List7 Notify Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
14 | VPDMA_INT0_LIST7_COMPLETE_ENA | VPDMA INT0 List7 Complete Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
13 | VPDMA_INT0_LIST6_NOTIFY_ENA | VPDMA INT0 List6 Notify Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
12 | VPDMA_INT0_LIST6_COMPLETE_ENA | VPDMA INT0 List6 Complete Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
11 | VPDMA_INT0_LIST5_NOTIFY_ENA | VPDMA INT0 List5 Notify Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
10 | VPDMA_INT0_LIST5_COMPLETE_ENA | VPDMA INT0 List5 Complete Enabled Statust Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
9 | VPDMA_INT0_LIST4_NOTIFY_ENA | VPDMA INT0 List4 Notify Enabled Statust Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
8 | VPDMA_INT0_LIST4_COMPLETE_ENA | VPDMA INT0 List4 Complete Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
7 | VPDMA_INT0_LIST3_NOTIFY_ENA | VPDMA INT0 List3 Notify Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
6 | VPDMA_INT0_LIST3_COMPLETE_ENA | VPDMA INT0 List3 Complete Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
5 | VPDMA_INT0_LIST2_NOTIFY_ENA | VPDMA INT0 List2 Notify Enabled Statust Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT0_LIST2_COMPLETE_ENA | VPDMA INT0 List2 Complete Enabled Statust Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT0_LIST1_NOTIFY_ENA | VPDMA INT0 List1 Notify Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT0_LIST1_COMPLETE_ENA | VPDMA INT0 List1 Complete Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT0_LIST0_NOTIFY_ENA | VPDMA INT0 List0 Notify Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT0_LIST0_COMPLETE_ENA | VPDMA INT0 List0 Complete Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
VIP Register Manual |
Address Offset | 0x0000 002C | ||
Physical Address | 0x4897 002C 0x4899 002C 0x489B 002C | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | INTC INTR0 Interrupt Status Enabled/Clear Register 1. This register contains the enabled interrupt status as defined in HL0.8 | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIP2_CHR_DS_2_UV_ERR_INT_ENA | VIP2_CHR_DS_1_UV_ERR_INT_ENA | VIP1_CHR_DS_2_UV_ERR_INT_ENA | VIP1_CHR_DS_1_UV_ERR_INT_ENA | RESERVED | VPDMA_INT0_CLIENT_ENA | RESERVED | VPDMA_INT0_CHANNEL_GROUP5_ENA | VPDMA_INT0_CHANNEL_GROUP4_ENA | VPDMA_INT0_CHANNEL_GROUP3_ENA | VPDMA_INT0_CHANNEL_GROUP2_ENA | VPDMA_INT0_CHANNEL_GROUP1_ENA | VPDMA_INT0_CHANNEL_GROUP0_ENA |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIP2_CHR_DS_2_UV_ERR_INT_ENA | VIP2 Chroma Downsampler 2 UV Error Enabled Interrupt Status Read indicates enabled status 0 = inactive 1 = active Writing 1 will clear interrupt Writing 0 has no effect | RW | 0x0 |
24 | VIP2_CHR_DS_1_UV_ERR_INT_ENA | VIP2 Chroma Downsampler 1 UV Error Enabled Interrupt Status Read indicates enabled status 0 = inactive 1 = active Writing 1 will clear interrupt Writing 0 has no effect | RW | 0x0 |
23 | VIP1_CHR_DS_2_UV_ERR_INT_ENA | VIP1 Chroma Downsampler 2 UV Error Enabled Interrupt Status Read indicates enabled status 0 = inactive 1 = active Writing 1 will clear interrupt Writing 0 has no effect | RW | 0x0 |
22 | VIP1_CHR_DS_1_UV_ERR_INT_ENA | VIP1 Chroma Downsampler 1 UV Error Enabled Interrupt Status Read indicates enabled status 0 = inactive 1 = active Writing 1 will clear interrupt Writing 0 has no effect | RW | 0x0 |
21:8 | RESERVED | R | 0x0 | |
7 | VPDMA_INT0_CLIENT_ENA | VPDMA INT0 Client Enabled Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
6 | RESERVED | R | 0x0 | |
5 | VPDMA_INT0_CHANNEL_GROUP5_ENA | VPDMA INT0 Channel Group5 Enabled Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT0_CHANNEL_GROUP4_ENA | VPDMA INT0 Channel Group4 Enabled Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT0_CHANNEL_GROUP3_ENA | VPDMA INT0 Channel Group3 Enabled Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT0_CHANNEL_GROUP2_ENA | VPDMA INT0 Channel Group3 Enabled Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT0_CHANNEL_GROUP1_ENA | VPDMA INT0 Channel Group1 Enabled Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT0_CHANNEL_GROUP0_ENA | VPDMA INT0 Channel Group0 Enabled Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
VIP Register Manual |
Address Offset | 0x0000 0030 | ||
Physical Address | 0x4897 0030 0x4899 0030 0x489B 0030 | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | INTC INTR0 Interrupt Enable/Set Register 0. This register contains the interrupt enable status/set as defined in HL0.8 | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIP2_PARSER_INT_ENA_SET | VIP1_PARSER_INT_ENA_SET | RESERVED | VPDMA_INT0_DESCRIPTOR_ENA_SET | VPDMA_INT0_LIST7_NOTIFY_ENA_SET | VPDMA_INT0_LIST7_COMPLETE_ENA_SET | VPDMA_INT0_LIST6_NOTIFY_ENA_SET | VPDMA_INT0_LIST6_COMPLETE_ENA_SET | VPDMA_INT0_LIST5_NOTIFY_ENA_SET | VPDMA_INT0_LIST5_COMPLETE_ENA_SET | VPDMA_INT0_LIST4_NOTIFY_ENA_SET | VPDMA_INT0_LIST4_COMPLETE_ENA_SET | VPDMA_INT0_LIST3_NOTIFY_ENA_SET | VPDMA_INT0_LIST3_COMPLETE_ENA_SET | VPDMA_INT0_LIST2_NOTIFY_ENA_SET | VPDMA_INT0_LIST2_COMPLETE_ENA_SET | VPDMA_INT0_LIST1_NOTIFY_ENA_SET | VPDMA_INT0_LIST1_COMPLETE_ENA_SET | VPDMA_INT0_LIST0_NOTIFY_ENA_SET | VPDMA_INT0_LIST0_COMPLETE_ENA_SET |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:22 | RESERVED | R | 0x0 | |
21 | VIP2_PARSER_INT_ENA_SET | VIP2 Parser Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
20 | VIP1_PARSER_INT_ENA_SET | VIP1 Parser Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
19:17 | RESERVED | R | 0x0 | |
16 | VPDMA_INT0_DESCRIPTOR_ENA_SET | VPDMA INT0 Descriptor Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
15 | VPDMA_INT0_LIST7_NOTIFY_ENA_SET | VPDMA INT0 List7 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
14 | VPDMA_INT0_LIST7_COMPLETE_ENA_SET | VPDMA INT0 List7 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
13 | VPDMA_INT0_LIST6_NOTIFY_ENA_SET | VPDMA INT0 List6 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
12 | VPDMA_INT0_LIST6_COMPLETE_ENA_SET | VPDMA INT0 List6 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
11 | VPDMA_INT0_LIST5_NOTIFY_ENA_SET | VPDMA INT0 List5 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
10 | VPDMA_INT0_LIST5_COMPLETE_ENA_SET | VPDMA INT0 List5 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
9 | VPDMA_INT0_LIST4_NOTIFY_ENA_SET | VPDMA INT0 List4 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
8 | VPDMA_INT0_LIST4_COMPLETE_ENA_SET | VPDMA INT0 List4 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
7 | VPDMA_INT0_LIST3_NOTIFY_ENA_SET | VPDMA INT0 List3 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
6 | VPDMA_INT0_LIST3_COMPLETE_ENA_SET | VPDMA INT0 List3 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
5 | VPDMA_INT0_LIST2_NOTIFY_ENA_SET | VPDMA INT0 List2 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT0_LIST2_COMPLETE_ENA_SET | VPDMA INT0 List2 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT0_LIST1_NOTIFY_ENA_SET | VPDMA INT0 List1 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT0_LIST1_COMPLETE_ENA_SET | VPDMA INT0 List1 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT0_LIST0_NOTIFY_ENA_SET | VPDMA INT0 List0 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT0_LIST0_COMPLETE_ENA_SET | VPDMA INT0 List0 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
VIP Register Manual |
Address Offset | 0x0000 0034 | ||
Physical Address | 0x4897 0034 0x4899 0034 0x489B 0034 | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | INTC INTR0 Interrupt Enable/Set Register 1. This register contains the interrupt enable status/set as defined in HL0.8 | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIP2_CHR_DS_2_UV_ERR_INT_ENA_SET | VIP2_CHR_DS_1_UV_ERR_INT_ENA_SET | VIP1_CHR_DS_2_UV_ERR_INT_ENA_SET | VIP1_CHR_DS_1_UV_ERR_INT_ENA_SET | RESERVED | VPDMA_INT0_CLIENT_ENA_SET | VPDMA_INT0_CHANNEL_GROUP6_ENA_SET | VPDMA_INT0_CHANNEL_GROUP5_ENA_SET | VPDMA_INT0_CHANNEL_GROUP4_ENA_SET | VPDMA_INT0_CHANNEL_GROUP3_ENA_SET | VPDMA_INT0_CHANNEL_GROUP2_ENA_SET | VPDMA_INT0_CHANNEL_GROUP1_ENA_SET | VPDMA_INT0_CHANNEL_GROUP0_ENA_SET |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIP2_CHR_DS_2_UV_ERR_INT_ENA_SET | VIP2 Chroma Downsampler 2 UV Error Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
24 | VIP2_CHR_DS_1_UV_ERR_INT_ENA_SET | VIP2 Chroma Downsampler 1 UV Error Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
23 | VIP1_CHR_DS_2_UV_ERR_INT_ENA_SET | VIP1 Chroma Downsampler 2 UV Error Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
22 | VIP1_CHR_DS_1_UV_ERR_INT_ENA_SET | VIP1 Chroma Downsampler 1 UV Error Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
21:8 | RESERVED | R | 0x0 | |
7 | VPDMA_INT0_CLIENT_ENA_SET | VPDMA INT0 Client Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
6 | VPDMA_INT0_CHANNEL_GROUP6_ENA_SET | VPDMA INT0 Channel Group6 Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
5 | VPDMA_INT0_CHANNEL_GROUP5_ENA_SET | VPDMA INT0 Channel Group5 Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT0_CHANNEL_GROUP4_ENA_SET | VPDMA INT0 Channel Group4 Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT0_CHANNEL_GROUP3_ENA_SET | VPDMA INT0 Channel Group3 Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT0_CHANNEL_GROUP2_ENA_SET | VPDMA INT0 Channel Group2 Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT0_CHANNEL_GROUP1_ENA_SET | VPDMA INT0 Channel Group1 Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT0_CHANNEL_GROUP0_ENA_SET | VPDMA INT0 Channel Group0 Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
VIP Register Manual |
Address Offset | 0x0000 0038 | ||
Physical Address | 0x4897 0038 0x4899 0038 0x489B 0038 | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | INTC INTR0 Interrupt Enable/Clear Register 0. This register contains the interrupt enable status/clear as defined in HL0.8 | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIP2_PARSER_INT_ENA_CLR | VIP1_PARSER_INT_ENA_CLR | RESERVED | VPDMA_INT0_DESCRIPTOR_ENA_CLR | VPDMA_INT0_LIST7_NOTIFY_ENA_CLR | VPDMA_INT0_LIST7_COMPLETE_ENA_CLR | VPDMA_INT0_LIST6_NOTIFY_ENA_CLR | VPDMA_INT0_LIST6_COMPLETE_ENA_CLR | VPDMA_INT0_LIST5_NOTIFY_ENA_CLR | VPDMA_INT0_LIST5_COMPLETE_ENA_CLR | VPDMA_INT0_LIST4_NOTIFY_ENA_CLR | VPDMA_INT0_LIST4_COMPLETE_ENA_CLR | VPDMA_INT0_LIST3_NOTIFY_ENA_CLR | VPDMA_INT0_LIST3_COMPLETE_ENA_CLR | VPDMA_INT0_LIST2_NOTIFY_ENA_CLR | VPDMA_INT0_LIST2_COMPLETE_ENA_CLR | VPDMA_INT0_LIST1_NOTIFY_ENA_CLR | VPDMA_INT0_LIST1_COMPLETE_ENA_CLR | VPDMA_INT0_LIST0_NOTIFY_ENA_CLR | VPDMA_INT0_LIST0_COMPLETE_ENA_CLR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:22 | RESERVED | R | 0x0 | |
21 | VIP2_PARSER_INT_ENA_CLR | VIP2 Parser Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
20 | VIP1_PARSER_INT_ENA_CLR | VIP1 Parser Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
19:17 | RESERVED | R | 0x0 | |
16 | VPDMA_INT0_DESCRIPTOR_ENA_CLR | VPDMA INT0 Descriptor Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
15 | VPDMA_INT0_LIST7_NOTIFY_ENA_CLR | VPDMA INT0 List7 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
14 | VPDMA_INT0_LIST7_COMPLETE_ENA_CLR | VPDMA INT0 List7 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
13 | VPDMA_INT0_LIST6_NOTIFY_ENA_CLR | VPDMA INT0 List6 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
12 | VPDMA_INT0_LIST6_COMPLETE_ENA_CLR | VPDMA INT0 List6 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
11 | VPDMA_INT0_LIST5_NOTIFY_ENA_CLR | VPDMA INT0 List5 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
10 | VPDMA_INT0_LIST5_COMPLETE_ENA_CLR | VPDMA INT0 List5 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
9 | VPDMA_INT0_LIST4_NOTIFY_ENA_CLR | VPDMA INT0 List4 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
8 | VPDMA_INT0_LIST4_COMPLETE_ENA_CLR | VPDMA INT0 List4 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
7 | VPDMA_INT0_LIST3_NOTIFY_ENA_CLR | VPDMA INT0 List3 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
6 | VPDMA_INT0_LIST3_COMPLETE_ENA_CLR | VPDMA INT0 List3 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
5 | VPDMA_INT0_LIST2_NOTIFY_ENA_CLR | VPDMA INT0 List2 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT0_LIST2_COMPLETE_ENA_CLR | VPDMA INT0 List2 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT0_LIST1_NOTIFY_ENA_CLR | VPDMA INT0 List1 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT0_LIST1_COMPLETE_ENA_CLR | VPDMA INT0 List1 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT0_LIST0_NOTIFY_ENA_CLR | VPDMA INT0 List0 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT0_LIST0_COMPLETE_ENA_CLR | VPDMA INT0 List0 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
VIP Register Manual |
Address Offset | 0x0000 003C | ||
Physical Address | 0x4897 003C 0x4899 003C 0x489B 003C | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | INTC INTR0 Interrupt Enable/Clear Register 1. This register contains the interrupt enable status/clear as defined in HL0.8 | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIP2_CHR_DS_2_UV_ERR_INT_ENA_CLR | VIP2_CHR_DS_1_UV_ERR_INT_ENA_CLR | VIP1_CHR_DS_2_UV_ERR_INT_ENA_CLR | VIP1_CHR_DS_1_UV_ERR_INT_ENA_CLR | RESERVED | VPDMA_INT0_CLIENT_ENA_CLR | VPDMA_INT0_CHANNEL_GROUP6_ENA_CLR | VPDMA_INT0_CHANNEL_GROUP5_ENA_CLR | VPDMA_INT0_CHANNEL_GROUP4_ENA_CLR | VPDMA_INT0_CHANNEL_GROUP3_ENA_CLR | VPDMA_INT0_CHANNEL_GROUP2_ENA_CLR | VPDMA_INT0_CHANNEL_GROUP1_ENA_CLR | VPDMA_INT0_CHANNEL_GROUP0_ENA_CLR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIP2_CHR_DS_2_UV_ERR_INT_ENA_CLR | VIP2 Chroma Downsampler 2 UV Error Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
24 | VIP2_CHR_DS_1_UV_ERR_INT_ENA_CLR | VIP2 Chroma Downsampler 1 UV Error Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
23 | VIP1_CHR_DS_2_UV_ERR_INT_ENA_CLR | VIP1 Chroma Downsampler 2 UV Error Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
22 | VIP1_CHR_DS_1_UV_ERR_INT_ENA_CLR | VIP1 Chroma Downsampler 1 UV Error Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
21:8 | RESERVED | R | 0x0 | |
7 | VPDMA_INT0_CLIENT_ENA_CLR | VPDMA INT0 Client Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
6 | VPDMA_INT0_CHANNEL_GROUP6_ENA_CLR | VPDMA INT0 Channel Group6 Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
5 | VPDMA_INT0_CHANNEL_GROUP5_ENA_CLR | VPDMA INT0 Channel Group5 Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT0_CHANNEL_GROUP4_ENA_CLR | VPDMA INT0 Channel Group4 Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT0_CHANNEL_GROUP3_ENA_CLR | VPDMA INT0 Channel Group3 Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT0_CHANNEL_GROUP2_ENA_CLR | VPDMA INT0 Channel Group2 Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT0_CHANNEL_GROUP1_ENA_CLR | VPDMA INT0 Channel Group1 Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT0_CHANNEL_GROUP0_ENA_CLR | VPDMA INT0 Channel Group0 Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
VIP Register Manual |
Address Offset | 0x0000 0040 | ||
Physical Address | 0x4897 0040 0x4899 0040 0x489B 0040 | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | INTC intr1 Interrupt Status Raw/Set Register 0. This register contains the raw interrupt status as defined in HL0.8 | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIP2_PARSER_INT_RAW | VIP1_PARSER_INT_RAW | RESERVED | VPDMA_INT1_DESCRIPTOR_RAW | VPDMA_INT1_LIST7_NOTIFY_RAW | VPDMA_INT1_LIST7_COMPLETE_RAW | VPDMA_INT1_LIST6_NOTIFY_RAW | VPDMA_INT1_LIST6_COMPLETE_RAW | VPDMA_INT1_LIST5_NOTIFY_RAW | VPDMA_INT1_LIST5_COMPLETE_RAW | VPDMA_INT1_LIST4_NOTIFY_RAW | VPDMA_INT1_LIST4_COMPLETE_RAW | VPDMA_INT1_LIST3_NOTIFY_RAW | VPDMA_INT1_LIST3_COMPLETE_RAW | VPDMA_INT1_LIST2_NOTIFY_RAW | VPDMA_INT1_LIST2_COMPLETE_RAW | VPDMA_INT1_LIST1_NOTIFY_RAW | VPDMA_INT1_LIST1_COMPLETE_RAW | VPDMA_INT1_LIST0_NOTIFY_RAW | VPDMA_INT1_LIST0_COMPLETE_RAW |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:22 | RESERVED | R | 0x0 | |
21 | VIP2_PARSER_INT_RAW | VIP2 Parser Interrupt Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
20 | VIP1_PARSER_INT_RAW | VIP1 Parser Interrupt Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
19:17 | RESERVED | R | 0x0 | |
16 | VPDMA_INT1_DESCRIPTOR_RAW | VPDMA INT1 Descriptor Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
15 | VPDMA_INT1_LIST7_NOTIFY_RAW | VPDMA INT1 List7 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
14 | VPDMA_INT1_LIST7_COMPLETE_RAW | VPDMA INT1 List7 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
13 | VPDMA_INT1_LIST6_NOTIFY_RAW | VPDMA INT1 List6 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
12 | VPDMA_INT1_LIST6_COMPLETE_RAW | VPDMA INT1 List6 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
11 | VPDMA_INT1_LIST5_NOTIFY_RAW | VPDMA INT1 List5 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
10 | VPDMA_INT1_LIST5_COMPLETE_RAW | VPDMA INT1 List5 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
9 | VPDMA_INT1_LIST4_NOTIFY_RAW | VPDMA INT1 List4 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
8 | VPDMA_INT1_LIST4_COMPLETE_RAW | VPDMA INT1 List4 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
7 | VPDMA_INT1_LIST3_NOTIFY_RAW | VPDMA INT1 List3 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
6 | VPDMA_INT1_LIST3_COMPLETE_RAW | VPDMA INT1 List3 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
5 | VPDMA_INT1_LIST2_NOTIFY_RAW | VPDMA INT1 List2 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT1_LIST2_COMPLETE_RAW | VPDMA INT1 List2 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT1_LIST1_NOTIFY_RAW | VPDMA INT1 List1 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT1_LIST1_COMPLETE_RAW | VPDMA INT1 List1 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT1_LIST0_NOTIFY_RAW | VPDMA INT1 List0 Notify Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT1_LIST0_COMPLETE_RAW | VPDMA INT1 List0 Complete Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
VIP Register Manual |
Address Offset | 0x0000 0044 | ||
Physical Address | 0x4897 0044 0x4899 0044 0x489B 0044 | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | INTC intr1 Interrupt Status Raw/Set Register 1. This register contains the raw interrupt status as defined in HL0.8 | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIP2_CHR_DS_2_UV_ERR_INT_RAW | VIP2_CHR_DS_1_UV_ERR_INT_RAW | VIP1_CHR_DS_2_UV_ERR_INT_RAW | VIP1_CHR_DS_1_UV_ERR_INT_RAW | RESERVED | VPDMA_INT1_CLIENT_RAW | RESERVED | VPDMA_INT1_CHANNEL_GROUP5_RAW | VPDMA_INT1_CHANNEL_GROUP4_RAW | VPDMA_INT1_CHANNEL_GROUP3_RAW | VPDMA_INT1_CHANNEL_GROUP2_RAW | VPDMA_INT1_CHANNEL_GROUP1_RAW | VPDMA_INT1_CHANNEL_GROUP0_RAW |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIP2_CHR_DS_2_UV_ERR_INT_RAW | VIP2 Chroma Downsampler 2 UV Error Interrupt Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
24 | VIP2_CHR_DS_1_UV_ERR_INT_RAW | VIP2 Chroma Downsampler 1 UV Error Interrupt Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
23 | VIP1_CHR_DS_2_UV_ERR_INT_RAW | VIP1 Chroma Downsampler 2 UV Error Interrupt Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
22 | VIP1_CHR_DS_1_UV_ERR_INT_RAW | VIP1 Chroma Downsampler 1 UV Error Interrupt Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
21:8 | RESERVED | R | 0x0 | |
7 | VPDMA_INT1_CLIENT_RAW | VPDMA INT1 Client Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
6 | RESERVED | R | 0x0 | |
5 | VPDMA_INT1_CHANNEL_GROUP5_RAW | VPDMA INT1 Channel Group5 Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT1_CHANNEL_GROUP4_RAW | VPDMA INT1 Channel Group4 Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT1_CHANNEL_GROUP3_RAW | VPDMA INT1 Channel Group3 Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT1_CHANNEL_GROUP2_RAW | VPDMA INT1 Channel Group2 Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT1_CHANNEL_GROUP1_RAW | VPDMA INT1 Channel Group1 Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT1_CHANNEL_GROUP0_RAW | VPDMA INT1 Channel Group0 Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
VIP Register Manual |
Address Offset | 0x0000 0048 | ||
Physical Address | 0x4897 0048 0x4899 0048 0x489B 0048 | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | INTC intr1 Interrupt Status Enabled/Clear Register 0. This register contains the enabled interrupt status as defined in HL0.8 | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIP2_PARSER_INT_ENA | VIP1_PARSER_INT_ENA | RESERVED | VPDMA_INT1_DESCRIPTOR_ENA | VPDMA_INT1_LIST7_NOTIFY_ENA | VPDMA_INT1_LIST7_COMPLETE_ENA | VPDMA_INT1_LIST6_NOTIFY_ENA | VPDMA_INT1_LIST6_COMPLETE_ENA | VPDMA_INT1_LIST5_NOTIFY_ENA | VPDMA_INT1_LIST5_COMPLETE_ENA | VPDMA_INT1_LIST4_NOTIFY_ENA | VPDMA_INT1_LIST4_COMPLETE_ENA | VPDMA_INT1_LIST3_NOTIFY_ENA | VPDMA_INT1_LIST3_COMPLETE_ENA | VPDMA_INT1_LIST2_NOTIFY_ENA | VPDMA_INT1_LIST2_COMPLETE_ENA | VPDMA_INT1_LIST1_NOTIFY_ENA | VPDMA_INT1_LIST1_COMPLETE_ENA | VPDMA_INT1_LIST0_NOTIFY_ENA | VPDMA_INT1_LIST0_COMPLETE_ENA |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:22 | RESERVED | R | 0x0 | |
21 | VIP2_PARSER_INT_ENA | VIP2 Parser Enabled Interrupt Status Read indicates enabled status 0 = inactive 1 = active Writing 1 will clear interrupt Writing 0 has no effect | RW | 0x0 |
20 | VIP1_PARSER_INT_ENA | VIP1 Parser Enabled Interrupt Status Read indicates enabled status 0 = inactive 1 = active Writing 1 will clear interrupt Writing 0 has no effect | RW | 0x0 |
19:17 | RESERVED | R | 0x0 | |
16 | VPDMA_INT1_DESCRIPTOR_ENA | VPDMA INT1 Descriptor Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
15 | VPDMA_INT1_LIST7_NOTIFY_ENA | VPDMA INT1 List7 Notify Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
14 | VPDMA_INT1_LIST7_COMPLETE_ENA | VPDMA INT1 List7 Complete Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
13 | VPDMA_INT1_LIST6_NOTIFY_ENA | VPDMA INT1 List6 Notify Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
12 | VPDMA_INT1_LIST6_COMPLETE_ENA | VPDMA INT1 List6 Complete Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
11 | VPDMA_INT1_LIST5_NOTIFY_ENA | VPDMA INT1 List5 Notify Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
10 | VPDMA_INT1_LIST5_COMPLETE_ENA | VPDMA INT1 List5 Complete Enabled Statust Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
9 | VPDMA_INT1_LIST4_NOTIFY_ENA | VPDMA INT1 List4 Notify Enabled Statust Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
8 | VPDMA_INT1_LIST4_COMPLETE_ENA | VPDMA INT1 List4 Complete Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
7 | VPDMA_INT1_LIST3_NOTIFY_ENA | VPDMA INT1 List3 Notify Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
6 | VPDMA_INT1_LIST3_COMPLETE_ENA | VPDMA INT1 List3 Complete Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
5 | VPDMA_INT1_LIST2_NOTIFY_ENA | VPDMA INT1 List2 Notify Enabled Statust Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT1_LIST2_COMPLETE_ENA | VPDMA INT1 List2 Complete Enabled Statust Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT1_LIST1_NOTIFY_ENA | VPDMA INT1 List1 Notify Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT1_LIST1_COMPLETE_ENA | VPDMA INT1 List1 Complete Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT1_LIST0_NOTIFY_ENA | VPDMA INT1 List0 Notify Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT1_LIST0_COMPLETE_ENA | VPDMA INT1 List0 Complete Enabled Status Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
VIP Register Manual |
Address Offset | 0x0000 004C | ||
Physical Address | 0x4897 004C 0x4899 004C 0x489B 004C | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | INTC intr1 Interrupt Status Enabled/Clear Register 1. This register contains the enabled interrupt status as defined in HL0.8 | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIP2_CHR_DS_2_UV_ERR_INT_ENA | VIP2_CHR_DS_1_UV_ERR_INT_ENA | VIP1_CHR_DS_2_UV_ERR_INT_ENA | VIP1_CHR_DS_1_UV_ERR_INT_ENA | RESERVED | VPDMA_INT1_CLIENT_ENA | RESERVED | VPDMA_INT1_CHANNEL_GROUP5_ENA | VPDMA_INT1_CHANNEL_GROUP4_ENA | VPDMA_INT1_CHANNEL_GROUP3_ENA | VPDMA_INT1_CHANNEL_GROUP2_ENA | VPDMA_INT1_CHANNEL_GROUP1_ENA | VPDMA_INT1_CHANNEL_GROUP0_ENA |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIP2_CHR_DS_2_UV_ERR_INT_ENA | VIP2 Chroma Downsampler 2 UV Error Enabled Interrupt Status Read indicates enabled status 0 = inactive 1 = active Writing 1 will clear interrupt Writing 0 has no effect | RW | 0x0 |
24 | VIP2_CHR_DS_1_UV_ERR_INT_ENA | VIP2 Chroma Downsampler 1 UV Error Enabled Interrupt Status Read indicates enabled status 0 = inactive 1 = active Writing 1 will clear interrupt Writing 0 has no effect | RW | 0x0 |
23 | VIP1_CHR_DS_2_UV_ERR_INT_ENA | VIP1 Chroma Downsampler 2 UV Error Enabled Interrupt Status Read indicates enabled status 0 = inactive 1 = active Writing 1 will clear interrupt Writing 0 has no effect | RW | 0x0 |
22 | VIP1_CHR_DS_1_UV_ERR_INT_ENA | VIP1 Chroma Downsampler 1 UV Error Enabled Interrupt Status Read indicates enabled status 0 = inactive 1 = active Writing 1 will clear interrupt Writing 0 has no effect | RW | 0x0 |
21:8 | RESERVED | R | 0x0 | |
7 | VPDMA_INT1_CLIENT_ENA | VPDMA INT1 Client Enabled Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
6 | RESERVED | R | 0x0 | |
5 | VPDMA_INT1_CHANNEL_GROUP5_ENA | VPDMA INT1 Channel Group5 Enabled Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT1_CHANNEL_GROUP4_ENA | VPDMA INT1 Channel Group4 Enabled Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT1_CHANNEL_GROUP3_ENA | VPDMA INT1 Channel Group3 Enabled Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT1_CHANNEL_GROUP2_ENA | VPDMA INT1 Channel Group3 Enabled Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT1_CHANNEL_GROUP1_ENA | VPDMA INT1 Channel Group1 Enabled Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT1_CHANNEL_GROUP0_ENA | VPDMA INT1 Channel Group0 Enabled Status Read indicates raw status 0 = inactive 1 = active Writing 1 will set status Writing 0 has no effect | RW | 0x0 |
VIP Register Manual |
Address Offset | 0x0000 0050 | ||
Physical Address | 0x4897 0050 0x4899 0050 0x489B 0050 | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | INTC intr1 Interrupt Enable/Set Register 0. This register contains the interrupt enable status/set as defined in HL0.8 | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIP2_PARSER_INT_ENA_SET | VIP1_PARSER_INT_ENA_SET | RESERVED | VPDMA_INT1_DESCRIPTOR_ENA_SET | VPDMA_INT1_LIST7_NOTIFY_ENA_SET | VPDMA_INT1_LIST7_COMPLETE_ENA_SET | VPDMA_INT1_LIST6_NOTIFY_ENA_SET | VPDMA_INT1_LIST6_COMPLETE_ENA_SET | VPDMA_INT1_LIST5_NOTIFY_ENA_SET | VPDMA_INT1_LIST5_COMPLETE_ENA_SET | VPDMA_INT1_LIST4_NOTIFY_ENA_SET | VPDMA_INT1_LIST4_COMPLETE_ENA_SET | VPDMA_INT1_LIST3_NOTIFY_ENA_SET | VPDMA_INT1_LIST3_COMPLETE_ENA_SET | VPDMA_INT1_LIST2_NOTIFY_ENA_SET | VPDMA_INT1_LIST2_COMPLETE_ENA_SET | VPDMA_INT1_LIST1_NOTIFY_ENA_SET | VPDMA_INT1_LIST1_COMPLETE_ENA_SET | VPDMA_INT1_LIST0_NOTIFY_ENA_SET | VPDMA_INT1_LIST0_COMPLETE_ENA_SET |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:22 | RESERVED | R | 0x0 | |
21 | VIP2_PARSER_INT_ENA_SET | VIP2 Parser Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
20 | VIP1_PARSER_INT_ENA_SET | VIP1 Parser Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
19:17 | RESERVED | R | 0x0 | |
16 | VPDMA_INT1_DESCRIPTOR_ENA_SET | VPDMA INT1 Descriptor Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
15 | VPDMA_INT1_LIST7_NOTIFY_ENA_SET | VPDMA INT1 List7 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
14 | VPDMA_INT1_LIST7_COMPLETE_ENA_SET | VPDMA INT1 List7 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
13 | VPDMA_INT1_LIST6_NOTIFY_ENA_SET | VPDMA INT1 List6 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
12 | VPDMA_INT1_LIST6_COMPLETE_ENA_SET | VPDMA INT1 List6 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
11 | VPDMA_INT1_LIST5_NOTIFY_ENA_SET | VPDMA INT1 List5 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
10 | VPDMA_INT1_LIST5_COMPLETE_ENA_SET | VPDMA INT1 List5 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
9 | VPDMA_INT1_LIST4_NOTIFY_ENA_SET | VPDMA INT1 List4 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
8 | VPDMA_INT1_LIST4_COMPLETE_ENA_SET | VPDMA INT1 List4 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
7 | VPDMA_INT1_LIST3_NOTIFY_ENA_SET | VPDMA INT1 List3 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
6 | VPDMA_INT1_LIST3_COMPLETE_ENA_SET | VPDMA INT1 List3 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
5 | VPDMA_INT1_LIST2_NOTIFY_ENA_SET | VPDMA INT1 List2 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT1_LIST2_COMPLETE_ENA_SET | VPDMA INT1 List2 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT1_LIST1_NOTIFY_ENA_SET | VPDMA INT1 List1 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT1_LIST1_COMPLETE_ENA_SET | VPDMA INT1 List1 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT1_LIST0_NOTIFY_ENA_SET | VPDMA INT1 List0 Notify Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT1_LIST0_COMPLETE_ENA_SET | VPDMA INT1 List0 Complete Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
VIP Register Manual |
Address Offset | 0x0000 0054 | ||
Physical Address | 0x4897 0054 0x4899 0054 0x489B 0054 | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | INTC intr1 Interrupt Enable/Set Register 1. This register contains the interrupt enable status/set as defined in HL0.8 | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIP2_CHR_DS_2_UV_ERR_INT_ENA_SET | VIP2_CHR_DS_1_UV_ERR_INT_ENA_SET | VIP1_CHR_DS_2_UV_ERR_INT_ENA_SET | VIP1_CHR_DS_1_UV_ERR_INT_ENA_SET | RESERVED | VPDMA_INT1_CLIENT_ENA_SET | VPDMA_INT1_CHANNEL_GROUP6_ENA_SET | VPDMA_INT1_CHANNEL_GROUP5_ENA_SET | VPDMA_INT1_CHANNEL_GROUP4_ENA_SET | VPDMA_INT1_CHANNEL_GROUP3_ENA_SET | VPDMA_INT1_CHANNEL_GROUP2_ENA_SET | VPDMA_INT1_CHANNEL_GROUP1_ENA_SET | VPDMA_INT1_CHANNEL_GROUP0_ENA_SET |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIP2_CHR_DS_2_UV_ERR_INT_ENA_SET | VIP2 Chroma Downsampler 2 UV Error Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
24 | VIP2_CHR_DS_1_UV_ERR_INT_ENA_SET | VIP2 Chroma Downsampler 1 UV Error Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
23 | VIP1_CHR_DS_2_UV_ERR_INT_ENA_SET | VIP1 Chroma Downsampler 2 UV Error Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
22 | VIP1_CHR_DS_1_UV_ERR_INT_ENA_SET | VIP1 Chroma Downsampler 1 UV Error Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
21:8 | RESERVED | R | 0x0 | |
7 | VPDMA_INT1_CLIENT_ENA_SET | VPDMA INT1 Client Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
6 | VPDMA_INT1_CHANNEL_GROUP6_ENA_SET | VPDMA INT1 Channel Group6 Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
5 | VPDMA_INT1_CHANNEL_GROUP5_ENA_SET | VPDMA INT1 Channel Group5 Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT1_CHANNEL_GROUP4_ENA_SET | VPDMA INT1 Channel Group4 Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT1_CHANNEL_GROUP3_ENA_SET | VPDMA INT1 Channel Group3 Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT1_CHANNEL_GROUP2_ENA_SET | VPDMA INT1 Channel Group2 Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT1_CHANNEL_GROUP1_ENA_SET | VPDMA INT1 Channel Group1 Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT1_CHANNEL_GROUP0_ENA_SET | VPDMA INT1 Channel Group0 Enable/Set Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will set interrupt enabled Writing 0 has no effect | RW | 0x0 |
VIP Register Manual |
Address Offset | 0x0000 0058 | ||
Physical Address | 0x4897 0058 0x4899 0058 0x489B 0058 | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | INTC intr1 Interrupt Enable/Clear Register 0. This register contains the interrupt enable status/clear as defined in HL0.8 | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIP2_PARSER_INT_ENA_CLR | VIP1_PARSER_INT_ENA_CLR | RESERVED | VPDMA_INT1_DESCRIPTOR_ENA_CLR | VPDMA_INT1_LIST7_NOTIFY_ENA_CLR | VPDMA_INT1_LIST7_COMPLETE_ENA_CLR | VPDMA_INT1_LIST6_NOTIFY_ENA_CLR | VPDMA_INT1_LIST6_COMPLETE_ENA_CLR | VPDMA_INT1_LIST5_NOTIFY_ENA_CLR | VPDMA_INT1_LIST5_COMPLETE_ENA_CLR | VPDMA_INT1_LIST4_NOTIFY_ENA_CLR | VPDMA_INT1_LIST4_COMPLETE_ENA_CLR | VPDMA_INT1_LIST3_NOTIFY_ENA_CLR | VPDMA_INT1_LIST3_COMPLETE_ENA_CLR | VPDMA_INT1_LIST2_NOTIFY_ENA_CLR | VPDMA_INT1_LIST2_COMPLETE_ENA_CLR | VPDMA_INT1_LIST1_NOTIFY_ENA_CLR | VPDMA_INT1_LIST1_COMPLETE_ENA_CLR | VPDMA_INT1_LIST0_NOTIFY_ENA_CLR | VPDMA_INT1_LIST0_COMPLETE_ENA_CLR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:22 | RESERVED | R | 0x0 | |
21 | VIP2_PARSER_INT_ENA_CLR | VIP2 Parser Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
20 | VIP1_PARSER_INT_ENA_CLR | VIP1 Parser Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
19:17 | RESERVED | R | 0x0 | |
16 | VPDMA_INT1_DESCRIPTOR_ENA_CLR | VPDMA INT1 Descriptor Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
15 | VPDMA_INT1_LIST7_NOTIFY_ENA_CLR | VPDMA INT1 List7 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
14 | VPDMA_INT1_LIST7_COMPLETE_ENA_CLR | VPDMA INT1 List7 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
13 | VPDMA_INT1_LIST6_NOTIFY_ENA_CLR | VPDMA INT1 List6 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
12 | VPDMA_INT1_LIST6_COMPLETE_ENA_CLR | VPDMA INT1 List6 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
11 | VPDMA_INT1_LIST5_NOTIFY_ENA_CLR | VPDMA INT1 List5 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
10 | VPDMA_INT1_LIST5_COMPLETE_ENA_CLR | VPDMA INT1 List5 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
9 | VPDMA_INT1_LIST4_NOTIFY_ENA_CLR | VPDMA INT1 List4 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
8 | VPDMA_INT1_LIST4_COMPLETE_ENA_CLR | VPDMA INT1 List4 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
7 | VPDMA_INT1_LIST3_NOTIFY_ENA_CLR | VPDMA INT1 List3 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
6 | VPDMA_INT1_LIST3_COMPLETE_ENA_CLR | VPDMA INT1 List3 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
5 | VPDMA_INT1_LIST2_NOTIFY_ENA_CLR | VPDMA INT1 List2 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT1_LIST2_COMPLETE_ENA_CLR | VPDMA INT1 List2 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT1_LIST1_NOTIFY_ENA_CLR | VPDMA INT1 List1 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT1_LIST1_COMPLETE_ENA_CLR | VPDMA INT1 List1 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT1_LIST0_NOTIFY_ENA_CLR | VPDMA INT1 List0 Notify Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT1_LIST0_COMPLETE_ENA_CLR | VPDMA INT1 List0 Complete Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
VIP Register Manual |
Address Offset | 0x0000 005C | ||
Physical Address | 0x4897 005C 0x4899 005C 0x489B 005C | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | INTC intr1 Interrupt Enable/Clear Register 1. This register contains the interrupt enable status/clear as defined in HL0.8 | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIP2_CHR_DS_2_UV_ERR_INT_ENA_CLR | VIP2_CHR_DS_1_UV_ERR_INT_ENA_CLR | VIP1_CHR_DS_2_UV_ERR_INT_ENA_CLR | VIP1_CHR_DS_1_UV_ERR_INT_ENA_CLR | RESERVED | VPDMA_INT1_CLIENT_ENA_CLR | VPDMA_INT1_CHANNEL_GROUP6_ENA_CLR | VPDMA_INT1_CHANNEL_GROUP5_ENA_CLR | VPDMA_INT1_CHANNEL_GROUP4_ENA_CLR | VPDMA_INT1_CHANNEL_GROUP3_ENA_CLR | VPDMA_INT1_CHANNEL_GROUP2_ENA_CLR | VPDMA_INT1_CHANNEL_GROUP1_ENA_CLR | VPDMA_INT1_CHANNEL_GROUP0_ENA_CLR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:26 | RESERVED | R | 0x0 | |
25 | VIP2_CHR_DS_2_UV_ERR_INT_ENA_CLR | VIP2 Chroma Downsampler 2 UV Error Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
24 | VIP2_CHR_DS_1_UV_ERR_INT_ENA_CLR | VIP2 Chroma Downsampler 1 UV Error Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
23 | VIP1_CHR_DS_2_UV_ERR_INT_ENA_CLR | VIP1 Chroma Downsampler 2 UV Error Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
22 | VIP1_CHR_DS_1_UV_ERR_INT_ENA_CLR | VIP1 Chroma Downsampler 1 UV Error Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
21:8 | RESERVED | R | 0x0 | |
7 | VPDMA_INT1_CLIENT_ENA_CLR | VPDMA INT1 Client Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
6 | VPDMA_INT1_CHANNEL_GROUP6_ENA_CLR | VPDMA INT1 Channel Group6 Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
5 | VPDMA_INT1_CHANNEL_GROUP5_ENA_CLR | VPDMA INT1 Channel Group5 Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
4 | VPDMA_INT1_CHANNEL_GROUP4_ENA_CLR | VPDMA INT1 Channel Group4 Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
3 | VPDMA_INT1_CHANNEL_GROUP3_ENA_CLR | VPDMA INT1 Channel Group3 Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
2 | VPDMA_INT1_CHANNEL_GROUP2_ENA_CLR | VPDMA INT1 Channel Group2 Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
1 | VPDMA_INT1_CHANNEL_GROUP1_ENA_CLR | VPDMA INT1 Channel Group1 Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
0 | VPDMA_INT1_CHANNEL_GROUP0_ENA_CLR | VPDMA INT1 Channel Group0 Enable/Clear Read indicates interrupt enable 0 = disabled 1 = enabled Writing 1 will clear interrupt enabled Writing 0 has no effect | RW | 0x0 |
VIP Register Manual |
Address Offset | 0x0000 00A0 | ||
Physical Address | 0x4897 00A0 0x4899 00A0 0x489B 00A0 | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | INTC EOI Register. This register contains the EOI vector register contents as defined by HL0.8 | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
EOI_VECTOR |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:0 | EOI_VECTOR | Number associated with the ipgenericirq for intr output. There are 4 interrupt outputs Write 0x0 : Write to intr0 IP Generic Write 0x1 : Write to intr1 IP Generic Write 0x2 : Write to intr2 IP Generic Write 0x3 : Write to intr3 IP Generic Any other write value is ignored. | RW | 0x0 |
VIP Register Manual |
Address Offset | 0x0000 0100 | ||
Physical Address | 0x4897 0100 0x4899 0100 0x489B 0100 | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | CLKC Module Clock Enable Register. This register contains clock enables for the processing paths in the VIP module. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | VIP2_DP_EN | VIP1_DP_EN | RESERVED | VPDMA_EN |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:18 | RESERVED | R | 0x0 | |
17 | VIP2_DP_EN | VIP Slice1 Data Path Clock Enable, 1 = Clock Enabled, 0 = Clock Disabled | RW | 0x0 |
16 | VIP1_DP_EN | VIP Slice0 Data Path Clock Enable, 1 = Clock Enabled, 0 = Clock Disabled | RW | 0x0 |
15:1 | RESERVED | R | 0x0 | |
0 | VPDMA_EN | VPDMA Clock Enable, 1 = Clock Enabled, 0 = Clock Disabled | RW | 0x0 |
VIP Functional Description |
VIP Register Manual |
Address Offset | 0x0000 0104 | ||
Physical Address | 0x4897 0104 0x4899 0104 0x489B 0104 | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | CLKC Module Reset Register. This register contains resets for the processing paths in the VIP module. | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MAIN_RST | RESERVED | S1_CHR_DS_1_RST | S0_CHR_DS_1_RST | S1_CHR_DS_0_RST | S0_CHR_DS_0_RST | RESERVED | S1_SC_RST | S0_SC_RST | S1_CSC_RST | S0_CSC_RST | S1_PARSER_RST | S0_PARSER_RST | VIP2_DP_RST | VIP1_DP_RST | RESERVED | VPDMA_RST |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | MAIN_RST | Reset for all modules in VIP Main Data Path | RW | 0x0 |
30:29 | RESERVED | Reserved | R | 0x0 |
28 | S1_CHR_DS_1_RST | VIP Slice1 CHRDS1 reset | RW | 0x0 |
27 | S0_CHR_DS_1_RST | VIP Slice0 CHRDS1 reset | RW | 0x0 |
26 | S1_CHR_DS_0_RST | VIP Slice1 CHRDS0 reset | RW | 0x0 |
25 | S0_CHR_DS_0_RST | VIP Slice0 CHRDS0 reset | RW | 0x0 |
24 | RESERVED | Reserved | RW | 0x0 |
23 | S1_SC_RST | VIP Slice1 SC reset | RW | 0x0 |
22 | S0_SC_RST | VIP Slice0 SC reset | RW | 0x0 |
21 | S1_CSC_RST | VIP Slice1 CSC reset | RW | 0x0 |
20 | S0_CSC_RST | VIP Slice0 CSC reset | RW | 0x0 |
19 | S1_PARSER_RST | VIP Slice1 parser reset | RW | 0x0 |
18 | S0_PARSER_RST | VIP Slice0 parser reset | RW | 0x0 |
17 | VIP2_DP_RST | VIP Slice1 Data Path Reset | RW | 0x0 |
16 | VIP1_DP_RST | VIP Slice0 Data Path Reset | RW | 0x0 |
15:1 | RESERVED | Reserved | R | 0x0000 |
0 | VPDMA_RST | VPDMA Reset | RW | 0x0 |
VIP Functional Description |
VIP Register Manual |
Address Offset | 0x0000 0108 | ||
Physical Address | 0x4897 0108 0x4899 0108 0x489B 0108 | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | CLKC Main Data Path Select Register. This register selects the various data paths within main portion (non-VIP) of the subsystem | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
MAIN_RST | RESERVED | VIP2_DP_RST | VIP1_DP_RST | RESERVED | VPDMA_RST |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31 | MAIN_RST | Reset for all modules in DSS Main Data Path | RW | 0x0 |
30:18 | RESERVED | R | 0x0 | |
17 | VIP2_DP_RST | Video Input Port 2 Data Path Reset | RW | 0x0 |
16 | VIP1_DP_RST | Video Input Port 1 Data Path Reset | RW | 0x0 |
15:1 | RESERVED | R | 0x0 | |
0 | VPDMA_RST | VPDMA Reset | RW | 0x0 |
VIP Register Manual |
Address Offset | 0x0000 010C | ||
Physical Address | 0x4897 010C 0x4899 010C 0x489B 010C | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | CLKC Video Input Port 1 Data Path Select Register. This register selects the various data paths within the Video Input Port portion of the subsystem | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
VIP1_DATAPATH_SELECT | VIP1_TESTPORT_A_SELECT | VIP1_TESTPORT_B_SELECT | RESERVED | VIP1_CHR_DS_2_BYPASS | VIP1_CHR_DS_1_BYPASS | VIP1_MULTI_CHANNEL_SELECT | VIP1_CHR_DS_2_SRC_SELECT | VIP1_CHR_DS_1_SRC_SELECT | VIP1_RGB_OUT_HI_SELECT | VIP1_RGB_OUT_LO_SELECT | VIP1_RGB_SRC_SELECT | VIP1_SC_SRC_SELECT | VIP1_CSC_SRC_SELECT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:28 | VIP1_DATAPATH_SELECT | VIP1 Datapath Register Field Enable 0000 : All fields written 0001 : Only vip1_csc_src_select written 0010 : Only vip1_sc_src_select written 0011 : Only vip1_rgb_src_select written 0100 : Only vip1_rgb_out_lo_select written 0101 : Only vip1_rgb_out_hi_select written 0110 : Only vip1_chr_ds_1_src_select written 0111 : Only vip1_chr_ds_2_src_select written 1000 : Only vip1_multi_channel_select written 1001 : Only vip1_chr_ds_1_bypass written 1010 : Only vip1_chr_ds_2_bypass written 1011 : Reserved 1100 : Reserved 1101 : Reserved 1110 : Reserved 1111 : Reserved | RW | 0x0 |
27 | VIP1_TESTPORT_A_SELECT | 0 : Normal mode 1: Test Mode | RW | 0x0 |
26 | VIP1_TESTPORT_B_SELECT | 0 : Normal mode 1: Test Mode | RW | 0x0 |
25:18 | RESERVED | R | 0x0 | |
17 | VIP1_CHR_DS_2_BYPASS | Video Input Port 1 Chroma Downsampler 2 Bypass 0 : VIP Chroma Downsampler 1 selected 1 : VIP Chroma Downsampler 1 Bypassed Chroma Downsampler Bypassed means the output format from the VIP will be 422 data. Selected means the output format will be 420 | RW | 0x0 |
16 | VIP1_CHR_DS_1_BYPASS | Video Input Port 1 Chroma Downsampler 1 Bypass 0 : VIP Chroma Downsampler 1 selected 1 : VIP Chroma Downsampler 1 Bypassed Chroma Downsampler Bypassed means the output format from the VIP will be 422 data. Selected means the output format will be 420 | RW | 0x0 |
15 | VIP1_MULTI_CHANNEL_SELECT | Video Input Port 1 Multi Channel Select 0 : VIP_PARSER A and B channels operate in single channel mode 1 : VIP_PARSER A and B channels directly drive VPDMA (multi-channel case) Multi-Channel means that the A and B sources are from multiple channels and used in a multiplexed stream mode. The VIP Parser extracts the channel ID from each source and outputs this information to VPDMA, and thus to memory. When operating in a multiplexed stream mode, this bit must be set to 1 to enable the channel information to be passed to memory. If this is not set, the channel number (or source number) will be 0 for all streams. If vip1_rgb_out_select = 1, then VIP_PARSER A port is connected to VPDMA | RW | 0x0 |
14:12 | VIP1_CHR_DS_2_SRC_SELECT | Video Input Port 1 Chroma Downsampler 2 Source Select 0 : Path Disabled (no input to CHR_DS) 1 : Source from Scaler (SC_M) 2 : Source from Color Space Converter (CSC) 3 : Source from VIP_PARSER A port 4 : Source from VIP_PARSER B port 5 : Source from Transcode (422) 6 : Reserved 7 : Reserved | RW | 0x0 |
11:9 | VIP1_CHR_DS_1_SRC_SELECT | Video Input Port 1 Chroma Downsampler 1 Source Select 000 : Path Disabled (no input to CHR_DS) 001 : Source from Scaler (SC_M) 010 : Source from Color Space Converter (CSC) 011 : Source from VIP_PARSER A port 100 : Source from VIP_PARSER B port 101 : Source from Transcode (422) 110 : Reserved 111 : Reserved | RW | 0x0 |
8 | VIP1_RGB_OUT_HI_SELECT | Video Input Port 1 HI RGB Output Select 0 : Output Type is 420/422 1 : Output Type is RGB | RW | 0x0 |
7 | VIP1_RGB_OUT_LO_SELECT | Video Input Port 1 LO RGB Output Select 0 : Output Type is 420/422 1 : Output Type is RGB | RW | 0x0 |
6 | VIP1_RGB_SRC_SELECT | Video Input Port 1 RGB Output Path Select 0 : Source from Compositor RGB input 1 : Source from CSC | RW | 0x0 |
5:3 | VIP1_SC_SRC_SELECT | Video Input Port 1 SC_M Source Select 000 : Path Disabled 001 : Source from Color Space Converter (CSC) 010 : Source from VIP_PARSER A port 011 : Source from VIP_PARSER B port 100 : Source from Transcode (422) 101 : Reserved 110 : Reserved 111 : Reserved | RW | 0x0 |
2:0 | VIP1_CSC_SRC_SELECT | Video Input Port 1 CSC Source Select 000 : Path Disabled 001 : Source from VIP_PARSER A (422) port 010 : Source from VIP_PARSER B port 011 : Source from Transcode (422) 100 : Source from VIP_PARSER A (RGB) port 101 : Source from Compositor (RGB) 110 : Reserved 111 : Reserved | RW | 0x0 |
VIP Functional Description |
VIP Register Manual |
Address Offset | 0x0000 0110 | ||
Physical Address | 0x4897 0110 0x4899 0110 0x489B 0110 | Instance | VIP1_top_level VIP2_top_level VIP3_top_level |
Description | CLKC Video Input Port 2 Data Path Select Register. This register selects the various data paths within the Video Input Port portion of the subsystem | ||
Type | RW |
31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
VIP2_DATAPATH_SELECT | VIP2_TESTPORT_A_SELECT | VIP2_TESTPORT_B_SELECT | RESERVED | VIP2_CHR_DS_2_BYPASS | VIP2_CHR_DS_1_BYPASS | VIP2_MULTI_CHANNEL_SELECT | VIP2_CHR_DS_2_SRC_SELECT | VIP2_CHR_DS_1_SRC_SELECT | VIP2_RGB_OUT_HI_SELECT | VIP2_RGB_OUT_LO_SELECT | VIP2_RGB_SRC_SELECT | VIP2_SC_SRC_SELECT | VIP2_CSC_SRC_SELECT |
Bits | Field Name | Description | Type | Reset |
---|---|---|---|---|
31:28 | VIP2_DATAPATH_SELECT | VIP2 Datapath Register Field Enable 0000 : All fields written 0001 : Only vip2_csc_src_select written 0010 : Only vip2_sc_src_select written 0011 : Only vip2_rgb_src_select written 0100 : Only vip2_rgb_out_lo_select written 0101 : Only vip2_rgb_out_hi_select written 0110 : Only vip2_chr_ds_1_src_select written 0111 : Only vip2_chr_ds_2_src_select written 1000 : Only vip2_multi_channel_select written 1001 : Only vip2_chr_ds_1_bypass written 1010 : Only vip2_chr_ds_2_bypass written 1011 : Reserved 1100 : Reserved 1101 : Reserved 1110 : Reserved 1111 : Reserved | RW | 0x0 |
27 | VIP2_TESTPORT_A_SELECT | 0 : Normal mode 1: Test Mode | RW | 0x0 |
26 | VIP2_TESTPORT_B_SELECT | 0 : Normal mode 1: Test Mode | RW | 0x0 |
25:18 | RESERVED | R | 0x0 | |
17 | VIP2_CHR_DS_2_BYPASS | Video Input Port 2 Chroma Downsampler 2 Bypass 0 : VIP Chroma Downsampler 1 selected 1 : VIP Chroma Downsampler 1 Bypassed Chroma Downsampler Bypassed means the output format from the VIP will be 422 data. Selected means the output format will be 420 | RW | 0x0 |
16 | VIP2_CHR_DS_1_BYPASS | Video Input Port 2 Chroma Downsampler 1 Bypass 0 : VIP Chroma Downsampler 1 selected 1 : VIP Chroma Downsampler 1 Bypassed Chroma Downsampler Bypassed means the output format from the VIP will be 422 data. Selected means the output format will be 420 | RW | 0x0 |
15 | VIP2_MULTI_CHANNEL_SELECT | Video Input Port 2 Multi Channel Select 0 : VIP_PARSER A and B channels operate in single channel mode 1 : VIP_PARSER A and B channels directly drive VPDMA (multi-channel case) Multi-Channel means that the A and B sources are from multiple channels and used in a multiplexed stream mode. The VIP Parser extracts the channel ID from each source and outputs this information to VPDMA, and thus to memory. When operating in a multiplexed stream mode, this bit must be set to 1 to enable the channel information to be passed to memory. If this is not set, the channel number (or source number) will be 0 for all streams. If vip2_rgb_out_select = 1, then VIP_PARSER A port is connected to VPDMA | RW | 0x0 |
14:12 | VIP2_CHR_DS_2_SRC_SELECT | Video Input Port 2 Chroma Downsampler 2 Source Select 0 : Path Disabled (no input to CHR_DS) 1 : Source from Scaler (SC_M) 2 : Source from Color Space Converter (CSC) 3 : Source from VIP_PARSER A port 4 : Source from VIP_PARSER B port 5 : Source from Transcode (422) 6 : Reserved 7 : Reserved | RW | 0x0 |
11:9 | VIP2_CHR_DS_1_SRC_SELECT | Video Input Port 2 Chroma Downsampler 1 Source Select 000 : Path Disabled (no input to CHR_DS) 001 : Source from Scaler (SC_M) 010 : Source from Color Space Converter (CSC) 011 : Source from VIP_PARSER A port 100 : Source from VIP_PARSER B port 101 : Source from Transcode (422) 110 : Reserved 111 : Reserved | RW | 0x0 |
8 | VIP2_RGB_OUT_HI_SELECT | Video Input Port 2 HI RGB Output Select 0 : Output Type is 420/422 1 : Output Type is RGB | RW | 0x0 |
7 | VIP2_RGB_OUT_LO_SELECT | Video Input Port 2 LO RGB Output Select 0 : Output Type is 420/422 1 : Output Type is RGB | RW | 0x0 |
6 | VIP2_RGB_SRC_SELECT | Video Input Port 2 RGB Output Path Select 0 : Source from Compositor RGB input 1 : Source from CSC | RW | 0x0 |
5:3 | VIP2_SC_SRC_SELECT | Video Input Port 2 SC_M Source Select 000 : Path Disabled 001 : Source from Color Space Converter (CSC) 010 : Source from VIP_PARSER A port 011 : Source from VIP_PARSER B port 100 : Source from Transcode (422) 101 : Reserved 110 : Reserved 111 : Reserved | RW | 0x0 |
2:0 | VIP2_CSC_SRC_SELECT | Video Input Port 2 CSC Source Select 000 : Path Disabled 001 : Source from VIP_PARSER A (422) port 010 : Source from VIP_PARSER B port 011 : Source from Transcode (422) 100 : Source from VIP_PARSER A (RGB) port 101 : Source from Compositor (RGB) 110 : Reserved 111 : Reserved | RW | 0x0 |