SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Register Name | Type | Register Width (Bits) | Address Offset | CM_CORE__L4PER Physical Address L4_CFG Interconnect |
---|---|---|---|---|
CM_L4PER_CLKSTCTRL | RW | 32 | 0x0000 0000 | 0x4A00 9700 |
CM_L4PER_DYNAMICDEP | RW | 32 | 0x0000 0008 | 0x4A00 9708 |
CM_L4PER2_L4_PER2_CLKCTRL | R | 32 | 0x0000 000C | 0x4A00 970C |
CM_L4PER3_L4_PER3_CLKCTRL | R | 32 | 0x0000 0014 | 0x4A00 9714 |
RESERVED | R | 32 | 0x0000 0018 | 0x4A00 9718 |
RESERVED | R | 32 | 0x0000 0020 | 0x4A00 9720 |
CM_L4PER_TIMER10_CLKCTRL | RW | 32 | 0x0000 0028 | 0x4A00 9728 |
CM_L4PER_TIMER11_CLKCTRL | RW | 32 | 0x0000 0030 | 0x4A00 9730 |
CM_L4PER_TIMER2_CLKCTRL | RW | 32 | 0x0000 0038 | 0x4A00 9738 |
CM_L4PER_TIMER3_CLKCTRL | RW | 32 | 0x0000 0040 | 0x4A00 9740 |
CM_L4PER_TIMER4_CLKCTRL | RW | 32 | 0x0000 0048 | 0x4A00 9748 |
CM_L4PER_TIMER9_CLKCTRL | RW | 32 | 0x0000 0050 | 0x4A00 9750 |
CM_L4PER_ELM_CLKCTRL | R | 32 | 0x0000 0058 | 0x4A00 9758 |
CM_L4PER_GPIO2_CLKCTRL | RW | 32 | 0x0000 0060 | 0x4A00 9760 |
CM_L4PER_GPIO3_CLKCTRL | RW | 32 | 0x0000 0068 | 0x4A00 9768 |
CM_L4PER_GPIO4_CLKCTRL | RW | 32 | 0x0000 0070 | 0x4A00 9770 |
CM_L4PER_GPIO5_CLKCTRL | RW | 32 | 0x0000 0078 | 0x4A00 9778 |
CM_L4PER_GPIO6_CLKCTRL | RW | 32 | 0x0000 0080 | 0x4A00 9780 |
CM_L4PER_HDQ1W_CLKCTRL | RW | 32 | 0x0000 0088 | 0x4A00 9788 |
CM_L4PER2_PWMSS2_CLKCTRL | RW | 32 | 0x0000 0090 | 0x4A00 9790 |
CM_L4PER2_PWMSS3_CLKCTRL | RW | 32 | 0x0000 0098 | 0x4A00 9798 |
CM_L4PER_I2C1_CLKCTRL | RW | 32 | 0x0000 00A0 | 0x4A00 97A0 |
CM_L4PER_I2C2_CLKCTRL | RW | 32 | 0x0000 00A8 | 0x4A00 97A8 |
CM_L4PER_I2C3_CLKCTRL | RW | 32 | 0x0000 00B0 | 0x4A00 97B0 |
CM_L4PER_I2C4_CLKCTRL | RW | 32 | 0x0000 00B8 | 0x4A00 97B8 |
CM_L4PER_L4_PER1_CLKCTRL | R | 32 | 0x0000 00C0 | 0x4A00 97C0 |
CM_L4PER2_PWMSS1_CLKCTRL | RW | 32 | 0x0000 00C4 | 0x4A00 97C4 |
CM_L4PER3_TIMER13_CLKCTRL | RW | 32 | 0x0000 00C8 | 0x4A00 97C8 |
CM_L4PER3_TIMER14_CLKCTRL | RW | 32 | 0x0000 00D0 | 0x4A00 97D0 |
CM_L4PER3_TIMER15_CLKCTRL | RW | 32 | 0x0000 00D8 | 0x4A00 97D8 |
CM_L4PER_MCSPI1_CLKCTRL | RW | 32 | 0x0000 00F0 | 0x4A00 97F0 |
CM_L4PER_MCSPI2_CLKCTRL | RW | 32 | 0x0000 00F8 | 0x4A00 97F8 |
CM_L4PER_MCSPI3_CLKCTRL | RW | 32 | 0x0000 0100 | 0x4A00 9800 |
CM_L4PER_MCSPI4_CLKCTRL | RW | 32 | 0x0000 0108 | 0x4A00 9808 |
CM_L4PER_GPIO7_CLKCTRL | RW | 32 | 0x0000 0110 | 0x4A00 9810 |
CM_L4PER_GPIO8_CLKCTRL | RW | 32 | 0x0000 0118 | 0x4A00 9818 |
CM_L4PER_MMC3_CLKCTRL | RW | 32 | 0x0000 0120 | 0x4A00 9820 |
CM_L4PER_MMC4_CLKCTRL | RW | 32 | 0x0000 0128 | 0x4A00 9828 |
CM_L4PER3_TIMER16_CLKCTRL | RW | 32 | 0x0000 0130 | 0x4A00 9830 |
CM_L4PER2_QSPI_CLKCTRL | RW | 32 | 0x0000 0138 | 0x4A00 9838 |
CM_L4PER_UART1_CLKCTRL | RW | 32 | 0x0000 0140 | 0x4A00 9840 |
CM_L4PER_UART2_CLKCTRL | RW | 32 | 0x0000 0148 | 0x4A00 9848 |
CM_L4PER_UART3_CLKCTRL | RW | 32 | 0x0000 0150 | 0x4A00 9850 |
CM_L4PER_UART4_CLKCTRL | RW | 32 | 0x0000 0158 | 0x4A00 9858 |
CM_L4PER2_MCASP2_CLKCTRL | RW | 32 | 0x0000 0160 | 0x4A00 9860 |
CM_L4PER2_MCASP3_CLKCTRL | RW | 32 | 0x0000 0168 | 0x4A00 9868 |
CM_L4PER_UART5_CLKCTRL | RW | 32 | 0x0000 0170 | 0x4A00 9870 |
CM_L4PER2_MCASP5_CLKCTRL | RW | 32 | 0x0000 0178 | 0x4A00 9878 |
CM_L4SEC_CLKSTCTRL | RW | 32 | 0x0000 0180 | 0x4A00 9880 |
CM_L4SEC_STATICDEP | RW | 32 | 0x0000 0184 | 0x4A00 9884 |
CM_L4SEC_DYNAMICDEP | R | 32 | 0x0000 0188 | 0x4A00 9888 |
CM_L4PER2_MCASP8_CLKCTRL | RW | 32 | 0x0000 0190 | 0x4A00 9890 |
CM_L4PER2_MCASP4_CLKCTRL | RW | 32 | 0x0000 0198 | 0x4A00 9898 |
CM_L4SEC_AES1_CLKCTRL | RW | 32 | 0x0000 01A0 | 0x4A00 98A0 |
CM_L4SEC_AES2_CLKCTRL | RW | 32 | 0x0000 01A8 | 0x4A00 98A8 |
CM_L4SEC_DES3DES_CLKCTRL | RW | 32 | 0x0000 01B0 | 0x4A00 98B0 |
CM_L4SEC_FPKA_CLKCTRL | RW | 32 | 0x0000 01B8 | 0x4A00 98B8 |
CM_L4SEC_RNG_CLKCTRL | RW | 32 | 0x0000 01C0 | 0x4A00 98C0 |
CM_L4SEC_SHA2MD51_CLKCTRL | RW | 32 | 0x0000 01C8 | 0x4A00 98C8 |
CM_L4PER2_UART7_CLKCTRL | RW | 32 | 0x0000 01D0 | 0x4A00 98D0 |
CM_L4SEC_DMA_CRYPTO_CLKCTRL | R | 32 | 0x0000 01D8 | 0x4A00 98D8 |
CM_L4PER2_UART8_CLKCTRL | RW | 32 | 0x0000 01E0 | 0x4A00 98E0 |
CM_L4PER2_UART9_CLKCTRL | RW | 32 | 0x0000 01E8 | 0x4A00 98E8 |
CM_L4PER2_DCAN2_CLKCTRL | RW | 32 | 0x0000 01F0 | 0x4A00 98F0 |
CM_L4SEC_SHA2MD52_CLKCTRL | RW | 32 | 0x0000 01F8 | 0x4A00 98F8 |
CM_L4PER2_CLKSTCTRL | RW | 32 | 0x0000 01FC | 0x4A00 98FC |
CM_L4PER2_DYNAMICDEP | RW | 32 | 0x0000 0200 | 0x4A00 9900 |
CM_L4PER2_MCASP6_CLKCTRL | RW | 32 | 0x0000 0204 | 0x4A00 9904 |
CM_L4PER2_MCASP7_CLKCTRL | RW | 32 | 0x0000 0208 | 0x4A00 9908 |
CM_L4PER2_STATICDEP | RW | 32 | 0x0000 020C | 0x4A00 990C |
CM_L4PER3_CLKSTCTRL | RW | 32 | 0x0000 0210 | 0x4A00 9910 |
CM_L4PER3_DYNAMICDEP | RW | 32 | 0x0000 0214 | 0x4A00 9914 |