PCIECTRL_EP_DBICS2_DEVICE_VENDORID | RW | 32 | 0x0 | 0x5100 1000 |
PCIECTRL_EP_DBICS2_STATUS_COMMAND_REGISTER | RW | 32 | 0x4 | 0x5100 1004 |
PCIECTRL_EP_DBICS2_CLASSCODE_REVISIONID | RW | 32 | 0x8 | 0x5100 1008 |
PCIECTRL_EP_DBICS2_BIST_HEAD_LAT_CACH | RW | 32 | 0xC | 0x5100 100C |
PCIECTRL_EP_DBICS2_BAR0_MASK | RW | 32 | 0x10 | 0x5100 1010 |
PCIECTRL_EP_DBICS2_BAR1_MASK | RW | 32 | 0x14 | 0x5100 1014 |
PCIECTRL_EP_DBICS2_BAR2_MASK | RW | 32 | 0x18 | 0x5100 1018 |
PCIECTRL_EP_DBICS2_BAR3_MASK | RW | 32 | 0x1C | 0x5100 101C |
PCIECTRL_EP_DBICS2_BAR4_MASK | RW | 32 | 0x20 | 0x5100 1020 |
PCIECTRL_EP_DBICS2_BAR5_MASK | RW | 32 | 0x24 | 0x5100 1024 |
PCIECTRL_EP_DBICS2_CARDBUS_CIS_POINTER | RW | 32 | 0x28 | 0x5100 1028 |
PCIECTRL_EP_DBICS2_SUBID_SUBVENDORID | RW | 32 | 0x2C | 0x5100 102C |
PCIECTRL_EP_DBICS2_EXPANSION_ROM_BAR | RW | 32 | 0x30 | 0x5100 1030 |
PCIECTRL_EP_DBICS2_CAPPTR | RW | 32 | 0x34 | 0x5100 1034 |
PCIECTRL_EP_DBICS2_INTERRUPT | RW | 32 | 0x3C | 0x5100 103C |
PCIECTRL_EP_DBICS2_PM_CAP | RW | 32 | 0x40 | 0x5100 1040 |
PCIECTRL_EP_DBICS2_PM_CSR | RW | 32 | 0x44 | 0x5100 1044 |
PCIECTRL_EP_DBICS2_PCIE_CAP
| RW | 32 | 0x70 | 0x5100 1070 |
PCIECTRL_EP_DBICS2_DEV_CAP | RW | 32 | 0x74 | 0x5100 1074 |
PCIECTRL_EP_DBICS2_DEV_CAS | RW | 32 | 0x78 | 0x5100 1078 |
PCIECTRL_EP_DBICS2_LNK_CAP | RW | 32 | 0x7C | 0x5100 107C |
PCIECTRL_EP_DBICS2_LNK_CAS | RW | 32 | 0x80 | 0x5100 1080 |
PCIECTRL_EP_DBICS2_DEV_CAP_2 | R | 32 | 0x94 | 0x5100 1094 |
PCIECTRL_EP_DBICS2_DEV_CAS_2 | RW | 32 | 0x98 | 0x5100 1098 |
PCIECTRL_EP_DBICS2_LNK_CAP_2 | R | 32 | 0x9C | 0x5100 109C |
PCIECTRL_EP_DBICS2_LNK_CAS_2 | RW | 32 | 0xA0 | 0x5100 10A0 |