SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Table 22-19 lists the base address and block size for the GP timer module instances.
Module Name | Base Address L4_PER1 Interconnect | Base Address L4_PER3 Interconnect | Base Address L4_WKUP Interconnect | Size |
---|---|---|---|---|
TIMER2 | 0x4803 2000 | – | – | 112 Bytes |
TIMER3 | 0x4803 4000 | – | – | 92 Bytes |
TIMER4 | 0x4803 6000 | – | – | 92 Bytes |
TIMER9 | 0x4803 E000 | – | – | 92 Bytes |
TIMER10 | 0x4808 6000 | – | – | 112 Bytes |
TIMER11 | 0x4808 8000 | – | – | 92 Bytes |
TIMER5 | – | 0x4882 0000 | -- | 92 Bytes |
TIMER6 | – | 0x4882 2000 | -- | 92 Bytes |
TIMER7 | – | 0x4882 4000 | -- | 92 Bytes |
TIMER8 | – | 0x4882 6000 | -- | 92 Bytes |
TIMER13 | -- | 0x4882 8000 | -- | 92 Bytes |
TIMER14 | -- | 0x4882 A000 | -- | 92 Bytes |
TIMER15 | -- | 0x4882 C000 | -- | 92 Bytes |
TIMER16 | -- | 0x4882 E000 | -- | 92 Bytes |
TIMER12 | - | - | 0x4AE2 0000 | 92 bytes |
TIMER1 | -- | – | 0x4AE1 8000 | 112 Bytes |