SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Table 24-92 through Table 24-94 summarize the integration of the module in the device.
Module Instance | Attributes | ||
Power Domain | Wake-Up Capability | Interconnect | |
UART1 | PD_COREAON | Yes | L4_PER1 |
UART2 | PD_COREAON | Yes | L4_PER1 |
UART3 | PD_COREAON | Yes | L4_PER1 |
UART4 | PD_COREAON | Yes | L4_PER1 |
UART5 | PD_COREAON | Yes | L4_PER1 |
UART6 | PD_COREAON | Yes | L4_PER1 |
UART7 | PD_COREAON | Yes | L4_PER2 |
UART8 | PD_COREAON | Yes | L4_PER2 |
UART9 | PD_COREAON | Yes | L4_PER2 |
UART10 | PD_WKUPAON | Yes | L4_WKUP |
Clocks | ||||
Module Instance | Destination Signal | Source Signal | Source | Description |
UART1 | UART1_ICLK | L4PER_L3_GICLK | PRCM | UART1 interface clock |
UART1_FCLK | UART1_GFCLK | PRCM | UART1 functional clock | |
UART2 | UART2_ICLK | L4PER_L3_GICLK | PRCM | UART2 interface clock |
UART2_FCLK | UART2_GFCLK | PRCM | UART2 functional clock | |
UART3 | UART3_ICLK | L4PER_L3_GICLK | PRCM | UART3 interface clock |
UART3_FCLK | UART3_GFCLK | PRCM | UART3 functional clock | |
UART4 | UART4_ICLK | L4PER_L3_GICLK | PRCM | UART4 interface clock |
UART4_FCLK | UART4_GFCLK | PRCM | UART4 functional clock | |
UART5 | UART5_ICLK | L4PER_L3_GICLK | PRCM | UART5 interface clock |
UART5_FCLK | UART5_GFCLK | PRCM | UART5 functional clock | |
UART6 | UART6_ICLK | IPU_L3_GICLK | PRCM | UART6 interface clock |
UART6_FCLK | UART6_GFCLK | PRCM | UART6 functional clock | |
UART7 | UART7_ICLK | L4PER2_L3_GICLK | PRCM | UART7 interface clock |
UART7_FCLK | UART7_GFCLK | PRCM | UART7 functional clock | |
UART8 | UART8_ICLK | L4PER2_L3_GICLK | PRCM | UART8 interface clock |
UART8_FCLK | UART8_GFCLK | PRCM | UART8 functional clock | |
UART9 | UART9_ICLK | L4PER2_L3_GICLK | PRCM | UART9 interface clock |
UART9_FCLK | UART9_GFCLK | PRCM | UART9 functional clock | |
UART10 | UART10_ICLK | WKUPAON_GICLK | PRCM | UART10 interface clock |
UART10_FCLK | UART10_GFCLK | PRCM | UART10 functional clock | |
Resets | ||||
Module Instance | Destination Signal | Source Signal | Source | Description |
UART1 | UART1_RST | L4PER_RET_RST | PRCM | UART1 reset |
UART2 | UART2_RST | L4PER_RET_RST | PRCM | UART2 reset |
UART3 | UART3_RST | L4PER_RET_RST | PRCM | UART3 reset |
UART4 | UART4_RST | L4PER_RET_RST | PRCM | UART4 reset |
UART5 | UART5_RST | L4PER_RET_RST | PRCM | UART5 reset |
UART6 | UART6_RST | IPU_RET_RST | PRCM | UART6 reset |
UART7 | UART7_RST | L4PER_RET_RST | PRCM | UART7 reset |
UART8 | UART8_RST | L4PER_RET_RST | PRCM | UART8 reset |
UART9 | UART9_RST | L4PER_RET_RST | PRCM | UART9 reset |
UART10 | UART10_RST | WKUPAON_RST | PRCM | UART10 reset |
Interrupt Requests | ||||
Module Instance | Source Signal Name | Destination IRQ_CROSSBAR input | Default Mapping | Description |
UART1 | UART1_IRQ | IRQ_CROSSBAR_67 | MPU_IRQ_72 | UART 1 IRQ line |
UART2 | UART2_IRQ | IRQ_CROSSBAR_68 | MPU_IRQ_73 | UART 2 IRQ line |
UART3 | UART3_IRQ | IRQ_CROSSBAR_69 | MPU_IRQ_74, IPU1_IRQ_45 | UART 3 IRQ line |
UART4 | UART4_IRQ | IRQ_CROSSBAR_65 | MPU_IRQ_70 | UART 4 IRQ line |
UART5 | UART5_IRQ | IRQ_CROSSBAR_100 | MPU_IRQ_105 | UART 5 IRQ line |
UART6 | UART6_IRQ | IRQ_CROSSBAR_101 | MPU_IRQ_106 | UART 6 IRQ line |
UART7 | UART7_IRQ | IRQ_CROSSBAR_218 | - | UART 7 IRQ line |
UART8 | UART8_IRQ | IRQ_CROSSBAR_219 | - | UART 8 IRQ line |
UART9 | UART9_IRQ | IRQ_CROSSBAR_220 | - | UART 9 IRQ line |
UART10 | UART10_IRQ | IRQ_CROSSBAR_221 | - | UART 10 IRQ line |
Direct Memory Access (DMA) Requests | ||||
Module Instance | Source Signal Name | Destination DMA_CROSSBAR input | Default Mapping | Description |
UART1 | UART1_DREQ_TX | DMA_CROSSBAR_49 | DMA_SYSTEM_DREQ_48 DMA_EDMA_DREQ_48 | UART 1 – transmit request |
UART1_DREQ_RX | DMA_CROSSBAR_50 | DMA_SYSTEM_DREQ_49 DMA_EDMA_DREQ_49 | UART 1 – receive request | |
UART2 | UART2_DREQ_TX | DMA_CROSSBAR_51 | DMA_SYSTEM_DREQ_50 DMA_EDMA_DREQ_50 | UART 2 – transmit request |
UART2_DREQ_RX | DMA_CROSSBAR_52 | DMA_SYSTEM_DREQ_51 DMA_EDMA_DREQ_51 | UART 2 – receive request | |
UART3 | UART3_DREQ_TX | DMA_CROSSBAR_53 | DMA_SYSTEM_DREQ_52 DMA_EDMA_DREQ_52 | UART 3 – transmit request |
UART3_DREQ_RX | DMA_CROSSBAR_54 | DMA_SYSTEM_DREQ_53 DMA_EDMA_DREQ_53 | UART 3 – receive request | |
UART4 | UART4_DREQ_TX | DMA_CROSSBAR_55 | DMA_SYSTEM_DREQ_54 DMA_EDMA_DREQ_54 | UART 4 – transmit request |
UART4_DREQ_RX | DMA_CROSSBAR_56 | DMA_SYSTEM_DREQ_55 DMA_EDMA_DREQ_55 | UART 4 – receive request | |
UART5 | UART5_DREQ_TX | DMA_CROSSBAR_63 | DMA_SYSTEM_DREQ_62 DMA_EDMA_DREQ_62 | UART 5 – transmit request |
UART5_DREQ_RX | DMA_CROSSBAR_64 | DMA_SYSTEM_DREQ_63 DMA_EDMA_DREQ_63 | UART 5 – receive request | |
UART6 | UART6_DREQ_TX | DMA_CROSSBAR_79 | DMA_SYSTEM_DREQ_78 | UART 6 – transmit request |
UART6_DREQ_RX | DMA_CROSSBAR_80 | DMA_SYSTEM_DREQ_79 | UART 6 – receive request | |
UART7 | UART7_DREQ_TX | DMA_CROSSBAR_144 | - | UART 7 – transmit request. |
UART7_DREQ_RX | DMA_CROSSBAR_145 | - | UART 7 – receive request | |
UART8 | UART8_DREQ_TX | DMA_CROSSBAR_146 | - | UART 8 – transmit request |
UART8_DREQ_RX | DMA_CROSSBAR_147 | - | UART 8 – receive request | |
UART9 | UART9_DREQ_TX | DMA_CROSSBAR_148 | - | UART 9 – transmit request |
UART9_DREQ_RX | DMA_CROSSBAR_149 | - | UART 9 – receive request | |
UART10 | UART10_DREQ_TX | DMA_CROSSBAR_150 | - | UART 10 – transmit request |
UART10_DREQ_RX | DMA_CROSSBAR_151 | - | UART 10 – receive request |
The Default Mapping column in Table 24-94, UART Hardware Requests, shows the default mapping of module IRQ and
DREQ source signals. These module IRQ and DREQ source signals can also be mapped
to other lines of each device Interrupt or DMA controller through the
IRQ_CROSSBAR and DMA_CROSSBAR modules, respectively.
For more information about the IRQ_CROSSBAR module, see IRQ_CROSSBAR
Module Functional Description, in Control Module.
For more information about the DMA_CROSSBAR
module, see DMA_CROSSBAR Module Functional Description, in Control
Module.
For more information about the
device interrupt controllers, see Interrupt Controllers.
For more information about the device DMA_SYSTEM module, see System
DMA.
For more information about
the device EDMA module, see Enhanced DMA.