SPRUI30H November 2015 – May 2024 DRA745 , DRA746 , DRA750 , DRA756
Table 3-113 lists for each module of the clock domain the clocks it receives and their role (that is, functional or interface clock).
Module | Clock | Clock Type |
---|---|---|
PRCM_MPU | FUNC_32K_CLK | Functional |
WKUPAON_ICLK | Interface | |
GPIO1 | WKUPAON_GICLK | Interface |
WKUPAON_SYS_GFCLK | Functional | |
KBD | WKUPAON_GICLK | Interface |
WKUPAON_SYS_GFCLK | Functional | |
COUNTER_32K | FUNC_32K_CLK | Functional |
WKUPAON_GICLK | Interface | |
TIMER1 | TIMER1_GFCLK | Functional |
WKUPAON_GICLK | Interface | |
TIMER12 | WKUPAON_GICLK | Interface |
OSC_32K_CLK(1) | Functional | |
WD_TIMER2 | WKUPAON_GICLK | Interface |
WKUPAON_SYS_GFCLK | Functional | |
CTRL_MODULE_WKUP | WKUPAON_GICLK | Interface |
L4_WKUP interconnect | WKUPAON_GICLK | Interface |
DCAN1 | DCAN1_SYS_CLK | Functional |
WKUPAON_GICLK | Interface | |
UART10 | UART10_GFCLK | Functional |
WKUPAON_GICLK | Interface |
Table 3-114 lists the supported wake-up request generation capability for each module of the clock domain.
Module | Wake-Up Feature |
---|---|
PRCM_MPU | None |
CTRL_MODULE_WKUP | None |
DCAN1 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DSP2-IRQ, EVE1-IRQ, EVE2-IRQ or DMA_SYSTEM-DMA) |
GPIO1 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DSP2-IRQ, EVE1-IRQ, EVE2-IRQ) |
KBD | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DSP2-IRQ, EVE1-IRQ, EVE2-IRQ) |
COUNTER_32K | None |
TIMER1 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DSP2-IRQ, EVE1-IRQ, EVE2-IRQ) |
TIMER12 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DSP2-IRQ, EVE1-IRQ, EVE2-IRQ) |
WD_TIMER2 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DSP2-IRQ, EVE1-IRQ, EVE2-IRQ) |
L4_WKUP interconnect | None |
UART10 | Slave wake-up request (MPU-IRQ, IPU1-IRQ, IPU2-IRQ, DSP1-IRQ, DSP2-IRQ, EVE1-IRQ, EVE2-IRQ or DMA_SYSTEM-DMA) |
Table 3-115 lists the supported clock-management modes and associated software control bit fields for each module of the power domain.
Module | Clock-Management Protocol | Status Bit Field | Role |
---|---|---|---|
GPIO1 | Slave | CM_WKUPAON_GPIO1_CLKCTRL[17:16] IDLEST | Idle status |
KBD | Slave | CM_WKUPAON_KBD_CLKCTRL[17:16] IDLEST | Idle status |
COUNTER_32K | Slave | CM_WKUPAON_COUNTER_32K_CLKCTRL[17:16] IDLEST | Idle status |
TIMER1 | Slave | CM_WKUPAON_TIMER1_CLKCTRL[17:16] IDLEST | Idle status |
TIMER12 | Slave | CM_WKUPAON_TIMER12_CLKCTRL[17:16] IDLEST | Idle status |
WD_TIMER2 | Slave | CM_WKUPAON_WD_TIMER2_CLKCTRL[17:16] IDLEST | Idle status |
L4_WKUP interconnect | Slave | CM_WKUPAON_L4_WKUP_CLKCTRL[17:16] IDLEST | Idle status |
DCAN1 | Slave | CM_WKUPAON_DCAN1_CLKCTRL[17:16] IDLEST | Idle status |
UART10 | Slave | CM_WKUPAON_UART10_CLKCTRL[17:16] IDLEST | Idle status |
Table 3-116 lists the supported clock management modes and associated software control bit fields for each module of the power domain.
Module | Disabled | Auto | Enabled | Control Bit Field | Access Type |
---|---|---|---|---|---|
GPIO1 | Available | Available | N/A | CM_WKUPAON_GPIO1_CLKCTRL[1:0] MODULEMODE | Read/write |
KBD | Available | N/A | Available | CM_WKUPAON_KBD_CLKCTRL[1:0] MODULEMODE | Read/write |
COUNTER_32K | N/A | Available | N/A | CM_WKUPAON_COUNTER_32K_CLKCTRL[1:0] MODULEMODE | Read only |
TIMER1 | Available | N/A | Available | CM_WKUPAON_TIMER1_CLKCTRL[1:0] MODULEMODE | Read/write |
TIMER12 | N/A | Available | N/A | CM_WKUPAON_TIMER12_CLKCTRL[1:0] MODULEMODE | Read only |
WD_TIMER2 | Available | N/A | Available | CM_WKUPAON_WD_TIMER2_CLKCTRL[1:0] MODULEMODE | Read/write |
L4_WKUP interconnect | N/A | Available | N/A | CM_WKUPAON_L4_WKUP_CLKCTRL[1:0] MODULEMODE | Read only |
DCAN1 | Available | N/A | Available | CM_WKUPAON_DCAN1_CLKCTRL[1:0] MODULEMODE | Read/write |
UART10 | Available | N/A | Available | CM_WKUPAON_UART10_CLKCTRL[1:0] MODULEMODE | Read/write |