SPRUI33H November 2015 – June 2024 TMS320F280040-Q1 , TMS320F280040C-Q1 , TMS320F280041 , TMS320F280041-Q1 , TMS320F280041C , TMS320F280041C-Q1 , TMS320F280045 , TMS320F280048-Q1 , TMS320F280048C-Q1 , TMS320F280049 , TMS320F280049-Q1 , TMS320F280049C , TMS320F280049C-Q1
The GPIO mux registers must be configured to connect this peripheral to the device pins. To avoid glitches on the pins, the GPyGMUX bits must be configured first (while keeping the corresponding GPyMUX bits at the default of zero), followed by writing the GPyMUX register to the desired value.
For proper SDFM operation, use the following GPIO input qualification. Other GPIO qualifications are not supported.
The SDFM Synchronized GPIO (SYNC) option provides protection against SDFM module corruption due to occasional random noise glitches on the SDx_Cy pin that can result in a false comparator trip and filter output.
The SDFM Synchronized GPIO (SYNC) option does not provide protection against persistent violations of the above timing requirements. Timing violations results in data corruption proportional to the number of bits that violate the requirements.
See the General-Purpose Input/Output (GPIO) chapter for more details on GPIO mux and settings.