SPRUI33H November 2015 – June 2024 TMS320F280040-Q1 , TMS320F280040C-Q1 , TMS320F280041 , TMS320F280041-Q1 , TMS320F280041C , TMS320F280041C-Q1 , TMS320F280045 , TMS320F280048-Q1 , TMS320F280048C-Q1 , TMS320F280049 , TMS320F280049-Q1 , TMS320F280049C , TMS320F280049C-Q1
The eight outputs of the CLB are replicated to create 24 output signals. Each of these 24 outputs has a separate enable bit defined in the CLB output enable register, CLB_OUT_EN. The CLB outputs go to the ePWM, eCAP, eQEP and the crossbar module in the device. This allows the user to enhance the functionality of these modules with the CLB. Figure 29-7 shows the CLB outputs.
The eight outputs are replicated to generate a total of 24 outputs (shown in Figure 29-7). Some of these new outputs can be used for TILE to TILE connection through the CLB Global Mux inputs.
CLBx_OUT12 through CLBx_OUT15 are unregistered and asynchronous to the CLB clock.