SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
Table 41-1 provides details on the CM clock connections.
Clock Domain | Module Name |
---|---|
CMCLK | GPIO |
DCSM | |
Message RAMs | |
IPC | |
Watch Dog | |
CM.PERx.SYSCLK | I2C |
SSI | |
UART | |
MCANA | |
ETHERCAT | |
ETHERNET | |
GCRC | |
AESLIP | |
µDMA | |
CPUTIMER 0 - 2 | |
USB | |
CANA - B | |
CAN Bit Clock | CANA - B |
MCAN Bit Clock | MCANA |