SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
This register shows the status of speed and duplex-mode programmed in the remote PHY Control register. You can use this register for MAC to MAC handshake when the link between the MAC and remote MAC is down because of the speed or duplex-mode mismatch.
15:3 | 2 | 1 | 0 |
---|---|---|---|
Rsvd | RMACDM | RMACSSH | RMACSSL |
Field | Name | Description | Reset | Access |
---|---|---|---|---|
15-3 | Rsvd | Reserved | 0 | RO |
2 | RMACDM | Remote MAC Duplex Mode | 0 | RO |
When this bit is set, the bit indicates the duplex mode configured in Bit 8 of the MAC_RevMII_RemotePHY_Control register. When you select the Disable Half-Duplex Operation option, the reset value of this bit is 1. | ||||
1 | RMACSSH | Remote MAC Speed Select MSB | 1 | RO |
When this bit is set, the bit indicates the link speed specified in Bit 6 of the MAC_RevMII_RemotePHY_Control register. When you select 10/100Mbps as the Mode of Operation, the reset value of this bit is 0. | ||||
0 | RMACSSL | Remote MAC Speed Select LSB | 0 | RO |
When this bit is set, the bit indicates the link speed specified in Bit 13 of the MAC_RevMII_RemotePHY_Control register. When you select 10/100Mbps as the Mode of Operation, the reset value of this bit is 1. |