SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
Shared RAMs are connected to the system bus and are accessible from all the masters (Cortex®-M4, µDMA and EMAC) on the CM subsystem. On this device, the CM subsystem has five blocks of shared RAMs. Four of these are parity-protected (Sx) and one block is ECC protected (E0). The user can use the E0 RAM block for safety critical code or data-like stack or interrupt handlers.