SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
The counter-compare module can generate compare events in all three count modes:
To best illustrate the operation of the first three modes, the timing diagrams in Figure 26-17 through Figure 26-20 show when events are generated and how the EPWMxSYNCI signal interacts.