SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
Table 34-68 shows how the CLKXM bit selects the transmit clock and the corresponding status of the MCLKX pin. The polarity of the signal on the MCLKX pin is determined by the CLKXP bit.
CLKXM in PCR | Source of Transmit Clock | MCLKX pin Status |
---|---|---|
0 | Internal CLKX is driven by an external clock on the MCLKX pin. CLKX is inverted as determined by CLKXP before being used. | Input |
1 | Internal CLKX is driven by the sample rate generator clock, CLKG. | Output. CLKG, inverted as determined by CLKXP, is driven out on CLKX. |