SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
The FSI has two muxes connected to the transmitter module. These muxes are used to select triggers to start ping frames, and generic frames. These muxes are independently configured for each type of frame. The application can select one trigger source per frame type. Use of these triggers are optional.
The external ping frame trigger is configured by setting TX_PING_CTRL.EXT_TRIG_SEL to the index of the desired trigger. TX_PING_CTRL.EXT_TRIG_EN must also be set to allow the trigger to generate a ping frame.
The generic frame trigger is configured by setting TX_OPER_CTRL_HI.EXT_TRIG_SEL to the index of the desired trigger. TX_OPER_CTRL_LO.START_MODE must be set to 0x1 for a frame to be transmitted by an external trigger.
Index | External Trigger Source |
---|---|
0 | EPWMXBAR1-TRIP4 |
1 | EPWMXBAR2-TRIP5 |
2 | EPWMXBAR3-TRIP7 |
3 | EPWMXBAR4-TRIP8 |
4 | EPWMXBAR5-TRIP9 |
5 | EPWMXBAR6-TRIP10 |
6 | EPWMXBAR7-TRIP11 |
7 | EPWMXBAR8-TRIP12 |
8 | EPWM1_SOCA |
9 | EPWM1_SOCB |
10 | EPWM2_SOCA |
11 | EPWM2_SOCB |
12 | EPWM3_SOCA |
13 | EPWM3_SOCB |
14 | EPWM4_SOCA |
15 | EPWM4_SOCB |
16 | EPWM5_SOCA |
17 | EPWM5_SOCB |
18 | EPWM6_SOCA |
19 | EPWM6_SOCB |
20 | EPWM7_SOCA |
21 | EPWM7_SOCB |
22 | EPWM8_SOCA |
23 | EPWM8_SOCB |
24 | EPWM9_SOCA |
25 | EPWM9_SOCB |
26 | EPWM10_SOCA |
27 | EPWM10_SOCB |
28 | EPWM11_SOCA |
29 | EPWM11_SOCB |
30 | EPWM12_SOCA |
31 | EPWM12_SOCB |
32 | EPWM13_SOCA |
33 | EPWM13_SOCB |
34 | EPWM14_SOCA |
35 | EPWM14_SOCB |
36 | EPWM15_SOCA |
37 | EPWM15_SOCB |
38 | EPWM16_SOCA |
39 | EPWM16_SOCB |
40 | CLB1_OUT30 |
41 | CLB1_OUT31 |
42 | CLB2_OUT30 |
43 | CLB2_OUT31 |
44 | CLB3_OUT30 |
45 | CLB3_OUT31 |
46 | CLB4_OUT30 |
47 | CLB4_OUT31 |
48 | CLB5_OUT30 |
49 | CLB5_OUT31 |
50 | CLB6_OUT30 |
51 | CLB6_OUT31 |
52 | ADCSOCAO |
53 | ADCSOCBO |
54 | CPU1_TINT0 |
55 | CPU1_TINT1 |
56 | CPU1_TINT2 |
57 | CPU2_TINT0 |
58 | CPU2_TINT1 |
59 | CPU2_TINT2 |
60 | CPU1_CLATASKRUN1 |
61 | CPU1_CLATASKRUN2 |
62 | CPU2_CLATASKRUN1 |
63 | CPU2_CLATASKRUN2 |