SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
Table 3-2 shows the PIE group and channel assignments for each peripheral interrupt. Each row is a group, and each column is a channel within that group. When multiple interrupts are pending, the lowest-numbered channel in the lowest-numbered group is serviced first. Thus, the interrupts at the top of the table have the highest priority, and the interrupts at the bottom have the lowest priority.
INTx.1 | INTx.2 | INTx.3 | INTx.4 | INTx.5 | INTx.6 | INTx.7 | INTx.8 | INTx.9 | INTx.10 | INTx.11 | INTx.12 | INTx.13 | INTx.14 | INTx.15 | INTx.16 | |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
INT1.y | ADCA1 | ADCB1 | ADCC1 | XINT1 | XINT2 | ADCD1 | TIMER0 | WAKE_WDINT | I2CA | SYS_ERR | ECAT_SYNC0 | ECAT | IPC_INT1_1 | IPC_INT1_2 | IPC_INT1_3 | IPC_INT1_4 |
INT2.y | EPWM1_TZINT | EPWM2_TZINT | EPWM3_TZINT | EPWM4_TZINT | EPWM5_TZINT | EPWM6_TZINT | EPWM7_TZINT | EPWM8_TZINT | EPWM9_TZINT | EPWM10_TZINT | EPWM11_TZINT | EPWM12_TZINT | EPWM13_TZINT | EPWM14_TZINT | EPWM15_TZINT | EPWM16_TZINT |
INT3.y | EPWM1_INT | EPWM2_INT | EPWM3_INT | EPWM4_INT | EPWM5_INT | EPWM6_INT | EPWM7_INT | EPWM8_INT | EPWM9_INT | EPWM10_INT | EPWM11_INT | EPWM12_INT | EPWM13_INT | EPWM14_INT | EPWM15_INT | EPWM16_INT |
INT4.y | ECAP1 | ECAP2 | ECAP3 | ECAP4 | ECAP5 | ECAP6 | ECAP7 | - | FSITXA_INT1 | FSITXA_INT2 | FSITXB_INT1 | FSITXB_INT2 | FSITXA_INT1 | FSITXA_INT2 | FSITXB_INT1 | FSITXB_INT2 |
INT5.y | EQEP1_INT | EQEP2_INT | EQEP3_INT | - | CLB1_INT | CLB2_INT | CLB3_INT | CLB4_INT | SDFM1 | SDFM2 | ECAT_RST | ECAT_SYNC1 | SDFM1DR1 | SDFM1DR2 | SDFM1DR3 | SDFM1DR4 |
INT6.y | SPIA_RX | SPIA_TX | SPIB_RX | SPIB_TX | MCBSPA_RX | MCBSPA_TX | MCBSPB_RX | MCBSPB_TX | SPIC_RX | SPIC_TX | SPID_RX | SPID_TX | SDFM2DR1 | SDFM2DR2 | SDFM2DR3 | SDFM2DR4 |
INT7.y | DMA_CH1 | DMA_CH2 | DMA_CH3 | DMA_CH4 | DMA_CH5 | DMA_CH6 | - | - | FSIRXC_INT1 | FSIRXC_INT2 | FSIRXD_INT1 | FSIRXD_INT2 | FSIRXE_INT1 | FSIRXE_INT2 | FSIRXF_INT1 | FSIRXF_INT2 |
INT8.y | I2CA | I2CA_FIFO | I2CB | I2CB_FIFO | SCIC_RX | SCIC_TX | SCID_RX | SCID_TX | FSIRXG_INT1 | FSIRXG_INT2 | FSIRXH_INT1 | FSIRXH_INT2 | CLB5_INT | CLB6_INT | CLB7_INT | CLB8_INT |
INT9.y | SCIA_RX | SCIA_TX | SCIB_RX | SCIB_TX | DCANA_0 | DCANA_1 | DCANB_0 | DCANB_1 | MCANSS_INT0 | MCANSS_INT1 | MCANASS_ECC_CORR_PLS | MCANASS_WAKE_AND_TS_PLS | PMBUSA_INT | CM_STATUS | USBA_INT | - |
INT10.y | ADCAEVT | ADCA2 | ADCA3 | ADCA4 | ADCBEVT | ADCB2 | ADCB3 | ADCB4 | ADCCEVT | ADCC2 | ADCC3 | ADCC4 | ADCDEVT | ADCD2 | ADCD3 | ADCD4 |
INT11.y | CLA1_1 | CLA1_2 | CLA1_3 | CLA1_4 | CLA1_5 | CLA1_6 | CLA1_7 | CLA1_8 | CMTOCPUxIPC0 | CMTOCPUxIPC1 | CMTOCPUxIPC2 | CMTOCPUxIPC3 | CMTOCPUxIPC4 | CMTOCPUxIPC5 | CMTOCPUxIPC6 | CMTOCPUxIPC7 |
INT12.y | XINT3 | XINT4 | XINT5 | MPOST | FMC | VCRC | FPU_OFLOW | FPU_UFLOW | - | ECAP6_HRCALINT | ECAP7_HRCALINT | - | CPUCRC | CLA1CRC | CLA_OVERFLOW | CLA_UNDERFLOW |