SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
The internally generated serial clock is determined by the low-speed peripheral clock LSPCLK) and the baud-select registers. The SCI uses the 16-bit value of the baud-select registers to select one of the 64K different serial clock rates possible for a given LSPCLK.
See the bit descriptions in the baud-select registers, for the formula to use when calculating the SCI asynchronous baud. Table 36-3 shows the baud-select values for common SCI bit rates. LSPCLK/16 is the maximum baud rate. For example, if LSPCLK is 100MHz, then the maximum baud rate is 6.25Mbps.
Baud Rate | LSPCLK Clock Frequency, 100MHz | ||
---|---|---|---|
BRR | Actual Baud Rate | % Error | |
2400 | 5207 (1457h) | 2400 | 0 |
4800 | 2603 (A2Bh) | 4800 | 0 |
9600 | 1301 (515h) | 9601 | 0.01 |
19200 | 650 (28Ah) | 19201 | 0.01 |
38400 | 324 (144h) | 38462 | 0.16 |