SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
The sample rate generator can produce a clock signal (CLKG) for use by the receiver, the transmitter, or both, but CLKG is derived from an input clock. Table 34-45 shows the four possible sources of the input clock. For more details on generating CLKG, see Section 34.4.1.1.
Register | Bit | Name | Function | Type | Reset Value | |
---|---|---|---|---|---|---|
PCR | 7 | SCLKME | Sample rate generator clock mode | R/W | 0 | |
SRGR2 | 13 | CLKSM | R/W | 1 | ||
SCLKME = 0 | Reserved | |||||
CLKSM = 0 | ||||||
SCLKME = 0 | Sample rate generator clock derived from LSPCLK (default) | |||||
CLKSM = 1 | ||||||
SCLKME = 1 | Sample rate generator clock derived from MCLKR pin | |||||
CLKSM = 0 | ||||||
SCLKME = 1 | Sample rate generator clock derived from MCLKX pin | |||||
CLKSM = 1 |