SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
The AES subsystem interfaces with the Connectivity Manager µDMA. The three registers include AESDMAINTEN (AES_DMA_Interupt_Enable), AESDMASTATUS (AES_DMA_Interupt_Status), and AESDMASTATUSCLR (AES_DMA_Interupt_Status_Clear). The read-only interrupt status register indicates when a DMA transfer has been completed. These interrupts can be enabled by setting the corresponding bit in the AESDMAINTEN register. When the status register has been read and the interrupt has been serviced, clear the AESDMASTATUS by setting the related AESDMASTATUSCLR bits. The AES subsystem registers are used when initiating DMA transfers. When the DMA is not in use, interrupts are generated.
Event | Description |
---|---|
AESDMASTATUS[3]: CONTEXT_OUT | Context output interrupt |
AESDMASTATUS[2]: DATA_OUT | Data output interrupt |
AESDMASTATUS[1]: DATA_IN | Data input interrupt |
AESDMASTATUS[0]: CONTEXT_IN | Context input interrupt |