SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
The RDATDLY bits (see Table 34-31) determine the length of the data delay for the receive frame.
Register | Bit | Name | Function | Type | Reset Value | |
---|---|---|---|---|---|---|
RCR2 | 1-0 | RDATDLY | Receive data delay | R/W | 00 | |
RDATDLY = 00 | 0-bit data delay | |||||
RDATDLY = 01 | 1-bit data delay | |||||
RDATDLY = 10 | 2-bit data delay | |||||
RDATDLY = 11 | Reserved |