SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
Now the channel control structure must be configured.
This example transfers 256 words from one memory buffer to another. Channel 30 is used for a software transfer, and the control structure for channel 30 is at offset 0x1E0 of the channel control table. The channel control structure for channel 30 is located at the offsets shown in Table 49-9.
Offset | Description |
---|---|
Control Table Base + 0x1E0 | Channel 30 source end pointer |
Control Table Base + 0x1E4 | Channel 30 destination end pointer |
Control Table Base + 0x1E8 | Channel 30 control word |