SPRUII0F May 2019 – June 2024 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
This section details the IPC commands that CPU2 or CM can send to CPU1 to notify CPU1 regarding an error that occurred.
After CPU2 or CM sends the error IPC command to CPU1, CPU2/CM will set CPU2TOCPU1IPCFLG0/CMTOCPU1IPCFLG0.
Description | IPCSENDCOM Value | IPCSENDADDR Value |
---|---|---|
No Command | 0x0000 0000 | Not Used |
IPCBOOTMODE Value(s) Incorrect | 0xFFFF FFFF | Not Used |
CPU2 in ITRAP | 0xFFFF FFFE | If RAM is accessible, the address for the source of the ITRAP will be provided |
CPU2 got NMI | 0xFFFF FFFA | Not Used |
CPU2 Secure Flash CMAC Calculation Failed | 0xFFFF FFF9 | Not Used |
Description | IPCSENDCOM Value | IPCSENDADDR Value |
---|---|---|
No Command | 0x0000 0000 | Not Used |
IPCBOOTMODE Value(s) Incorrect | 0xFFFF FFFF | Not Used |
CM got Hard Fault Exception | 0xFFFF FFFE | Not Used |
CM got Unsupported Interrupt | 0xFFFF FFFB | Active Exception Number |
CM got NMI | 0xFFFF FFFA | Not Used |
CM Secure Flash CMAC Calculation Failed | 0xFFFF FFF9 | Not Used |